

# 2A Single Input I<sup>2</sup>C, Standalone Switch-Mode Li-Ion Battery Charger with Integrated Current Sense Resistor

Check for Samples: bq24257, bq24258

## FEATURES

- High-efficiency Switch-mode Charger with Integrated Current Sense Resistor
- BC1.2 D+, D– Detection with Dead Battery Provision (DBP) Pin to Sync with External USB-PHI
- USB Charging Compliant
- Selectable Input Current Limit of 100 mA, 150 mA, 500 mA, 900 mA. 1.5 A, and 2 A
- In Host Mode (after I<sup>2</sup>C<sup>™</sup> Communication and Before Watchdog Timer Times Out)
  - Programmable Battery Charge Voltage (V<sub>BATREG</sub>)
  - Programmable Battery Charge Current (I<sub>CHG</sub>)
  - Programmable Input Current Limit (I<sub>LIM</sub>)
  - Programmable Input Voltage Based Dynamic Power Management Threshold (V<sub>IN\_DPM</sub>)
  - Programmable Input Overvoltage Protection Threshold (V<sub>OVP</sub>)
  - Programmable Safety Timer.
- In Standalone Mode (before l<sup>2</sup>C<sup>™</sup> Communication and After Watchdog Timer Times Out)
  - Resistor Programmable I<sub>CHG</sub> up to 2 A With Current Monitoring Output (I<sub>SET</sub>)
  - Resistor Programmable I<sub>LIM</sub> up to 2 A With Current Monitoring Output (I<sub>LIM</sub>)
  - Resistor Programmable V<sub>IN\_DPM</sub> (VDPM)

- Watchdog Timer with Disable Bit
- Integrated 4.9 V, 50 mA LDO
- Complete System Level Protection
  - Input UVLO, Input Overvoltage Protection (OVP), Battery OVP, Sleep Mode, V<sub>IN DPM</sub>
  - Input Current Limit
  - Charge Current Limit
  - Thermal Regulation and Thermal Shutdown
  - Voltage Based, JEITA Compatible NTC Monitoring Input
  - Safety Timer
- 20 V Maximum Input Voltage Rating
- 10.5 V Maximum Operating Input Voltage
- Low R<sub>DS(on)</sub> Integrated Sense Resistor for up to 2 A Charging Rate
- Open Drain Status Outputs
- Synchronous Fixed-frequency PWM Controller Operating at 3 MHz for Small Inductor Support
- AnyBoot Robust Battery Detection Algorithm
- Charge Time Optimizer for Improved Charge
   Times at any Given Charge Current

## APPLICATIONS

- Mobile Phones, Smart Phones
- MP3 Players
- Handheld Devices
- Portable Media Player

## DESCRIPTION

The bq2425x is a highly integrated single-cell Li-Ion battery charger with integrated current sense resistor targeted for space-limited, portable applications with high capacity batteries. The single cell charger has a single input that operates from either a USB port or AC wall adapter for a versatile solution. BC1.2 compatible D+, D-detection allows for recognition of CDP, DCP, SDP, and non-standard USB adapters. The use of an accessory dead battery provision (DBP) pin allows for the system to sync a dead battery state in order to enable or disable the BC1.2 detection in the event of an external USB-PHI.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

NanoFree is a trademark of Texas Instruments. I<sup>2</sup>C is a trademark of NXP B.V. Corporation.

All other trademarks are the property of their respective owners.

## bq24257 bq24258 SLUSBG0B – FEBRUARY 2013 – REVISED JULY 2013

TEXAS INSTRUMENTS



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **DESCRIPTION CONTINUED**

The bq24257 has two modes of operation: 1) I2C mode, and 2) Standalone mode. In I2C mode, the host can adjust the charge parameters and monitor the status of the charger operation. In Standalone mode, the external resistor sets the input current limit, charge current limit, and the input DPM level. This mode also serves as the default settings when a DCP adapter is present. The bq24257 enters host mode while the I2C registers are accessed and the watchdog timer has not expired (if enabled).

The bq24258 has only one mode of operation which is the Standalone. In this mode, the external resistor sets the input current limit, charge current limit, and the input DPM level. This mode also serves as the default settings when a DCP adapter is present. The EN1, EN2, and EN3 pin is available in the bq24258 spin to support USB 3.0 compliance.

The battery is charged in four phases: trickle charge, pre-charge, constant current and constant voltage. In all charge phases, an internal control loop monitors the IC junction temperature and reduces the charge current if the internal temperature threshold is exceeded. Additionally, a voltage-based, JEITA compatible battery pack thermistor monitoring input (TS) is included that monitors battery temperature for safe charging.





## bq24257 bq24258 SLUSBG0B – FEBRUARY 2013 – REVISED JULY 2013

#### **AVAILABLE OPTIONS**

| Device  | Default<br>OVP | D+/D– or<br>EN1, EN2, EN3 | Default<br>V <sub>OREG</sub> | VLOWV | TS or<br>DBP | Termination <sup>(1)</sup> | Chem                | i2c | Addr | Default USB<br>ILIM |
|---------|----------------|---------------------------|------------------------------|-------|--------------|----------------------------|---------------------|-----|------|---------------------|
| bq24257 | 6.5V           | D+/D-                     | 4.2V                         | 3V    | TS           | 10%                        | Li / LiPo           | Yes | 0x6A | 100mA               |
| bq24258 | 10.5           | EN1, EN2, EN3             | 4.2V                         | 3V    | TS           | 10%                        | LiFePO <sub>4</sub> | No  | 0x6A | N/A <sup>(2)</sup>  |

(1) Default behavior unless changed via i2C.

(2) Selectable via the EN1, EN2, EN3 pins.

#### **ORDERING INFORMATION**

| Part Number <sup>(1)</sup> | IC Marking | Package                  | Ordering Number | Quantity |
|----------------------------|------------|--------------------------|-----------------|----------|
|                            |            | DSBGA-YFF                | bq24257YFFR     | 3000     |
| bq24257                    | h =0.4057  | DSBGA-YFF                | bq24257YFFT     | 250      |
|                            | bq24257    | QFN-RGE                  | bq24257RGER     | 3000     |
|                            |            | QFN-RGE                  | bq24257RGET     | 250      |
|                            | bq24258    | DSBGA-YFF <sup>(2)</sup> | bq24258YFFR     | 3000     |
| bq24258                    |            | DSBGA-YFF <sup>(2)</sup> | bq24258YFFT     | 250      |
|                            |            | QFN-RGE <sup>(2)</sup>   | bq24258RGER     | 3000     |
|                            |            | QFN-RGE <sup>(2)</sup>   | bq24258RGET     | 250      |

(1) This product is RoHS compatible, including a lead concentration that does not exceed 0.1% of total product weight, and is suitable for use in specified lead-free soldering processes. In addition, this product uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

(2) Product Preview

SLUSBG0B-FEBRUARY 2013-REVISED JULY 2013



www.ti.com

## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                    |                                                                   | MIN  | MAX | UNIT |
|------------------------------------|-------------------------------------------------------------------|------|-----|------|
|                                    | IN                                                                | -1.3 | 20  | V    |
| Pin voltage range (with respect    | SW                                                                | -0.7 | 12  | V    |
| to PGND)                           | PMID, BOOT                                                        | -0.3 | 20  | V    |
|                                    | CSIN, BAT, DPB, LDO, SCL, SDA, STAT, D+, D-, CE, ISET, ILIM, VDPM | -0.3 | 7   | V    |
| BOOT relative to SW                |                                                                   | -0.3 | 5   | V    |
| Quitaut Current (Continuous)       | IN                                                                |      | 2   | А    |
| Output Current (Continuous)        | CSIN, BAT                                                         |      | 4   | А    |
| Output Sink Current                | STAT                                                              |      | 5   | mA   |
| Operating free-air temperature ra  | ange                                                              | -40  | 85  | °C   |
| Junction temperature, TJ           |                                                                   | -40  | 125 | °C   |
| Storage temperature, TSTG          |                                                                   | -65  | 150 | °C   |
| Lead temperature (soldering, 10 s) |                                                                   |      | 300 | °C   |
| ESD Rating human body model        | ESD Rating human body model <sup>(2)</sup>                        |      |     |      |

 Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The human body model is a 100-pF capacitor discharged through a  $1.5 \text{-k}\Omega$  resistor into each pin.

## **RECOMMENDED OPERATING CONDITIONS**

All voltages are with respect to PGND if not specified. Currents are positive into, negative out of the specified pin. Consult Packaging Section of the data book for thermal limitations and considerations of packages.

|                     |                                                      | MIN  | MAX               | UNITS |
|---------------------|------------------------------------------------------|------|-------------------|-------|
|                     | IN voltage range                                     | 4.35 | 18 <sup>(1)</sup> |       |
| V <sub>IN</sub>     | IN operating voltage range (bq24258)                 | 4.35 | 10.5              | V     |
|                     | IN operating voltage range (bq24257)                 | 4.35 | 6.5               |       |
| I <sub>IN</sub>     | Input current                                        |      | 2                 | А     |
| I <sub>CHG</sub>    | Current in charge mode, BAT                          |      | 2                 | А     |
| I <sub>DISCHG</sub> | Current in discharge mode, BAT                       |      | 4                 | А     |
| R <sub>ISET</sub>   | Charge current programming resistor range            | 75   |                   | Ω     |
| R <sub>ILIM</sub>   | Input current limit programming resistor range       | 105  |                   | Ω     |
| TJ                  | Operating junction temperature range, T <sub>J</sub> | 0    | 125               | °C    |

(1) The inherent switching noise voltage spikes should not exceed the absolute maximum rating on either the BOOT or SW pins. A *tight* layout minimizes switching noise.

#### THERMAL INFORMATION

|                    | THERMAL METRIC <sup>(1)</sup>                | bq24257 | bq24258 |       |
|--------------------|----------------------------------------------|---------|---------|-------|
|                    |                                              | YFF     | RGE     | UNITS |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance       | 76.5    | 32.9    |       |
| $\theta_{JCtop}$   | Junction-to-case (top) thermal resistance    | 0.2     | 32.8    |       |
| $\theta_{JB}$      | Junction-to-board thermal resistance         | 44      | 10.6    | °C/W  |
| $\Psi_{JT}$        | Junction-to-top characterization parameter   | 1.6     | 0.3     | °C/W  |
| $\Psi_{JB}$        | Junction-to-board characterization parameter | 43.4    | 10.7    |       |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance | N/A     | 2.3     |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



## **ELECTRICAL CHARACTERISTICS**

|                           | PARAMETER                                                                           | TEST CONDITIONS                                                                                   | MIN    | TYP  | MAX   | UNIT               |
|---------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------|------|-------|--------------------|
| INPUT CURREN              | NTS                                                                                 | · · · · ·                                                                                         |        |      |       |                    |
|                           |                                                                                     | $V_{UVLO} < V_{IN} < V_{OVP}$ and $V_{IN} > V_{BAT} + V_{SLP}$ , PWM switching, CE enable         |        | 13   |       | mA                 |
| I <sub>IN</sub>           | Supply current from IN                                                              | $V_{UVLO}$ < $V_{IN}$ < $V_{OVP}$ and $V_{IN}$ > $V_{BAT}$ + $V_{SLP},$ PWM switching, CE disable |        |      | 5     | mA                 |
|                           |                                                                                     | 0°C< T <sub>J</sub> < 85°C, High-Z Mode                                                           |        | 170  | 225   | μA                 |
|                           | Battery discharge current in high                                                   | $0^{\circ}$ C< T <sub>J</sub> < 85°C, V <sub>BAT</sub> = 4.2 V,<br>VIN = 0 V or 5V, High-Z Mode   |        | 16   | 22    | μA                 |
| IBAT                      | impedance SYSOFF mode , (BAT,<br>SW,SYS)                                            | $0^{\circ}$ C< T <sub>J</sub> < 85°C, V <sub>BAT</sub> = 4.2 V,<br>VIN = 0V, SYSOFF Mode          |        |      | 1     | μA                 |
| BATTERY CHA               | RGER                                                                                | •                                                                                                 |        |      |       |                    |
| P                         | Internal battery charger MOSFET on-                                                 | Measured from BAT to SYS, $V_{BAT} = 4.2V$ (WCSP)                                                 |        | 20   | 30    | mΩ                 |
| R <sub>SNS</sub>          | resistance                                                                          | Measured from BAT to SYS, $V_{BAT} = 4.2V$ (QFN)                                                  |        | 30   | 40    |                    |
|                           | I <sup>2</sup> C mode                                                               | Operating in voltage regulation,                                                                  | 3.5    |      | 4.44  | V                  |
| Va                        | SA mode                                                                             | Programmable range                                                                                |        | 4.2  |       | v                  |
| V <sub>BATREG</sub>       | Voltago regulation accuracy                                                         | $T_J = 25^{\circ}C$                                                                               | -0.5%  |      | 0.5%  |                    |
|                           | Voltage regulation accuracy                                                         | $T_J = 0^{\circ}C$ to $125^{\circ}C$                                                              | -0.75% |      | 0.75% |                    |
|                           | Fast charge current range                                                           | $V_{LOWV} \le V_{BAT} < V_{BATREG}$                                                               | 500    |      | 2000  | mA                 |
| I <sub>CHG</sub>          | Fast charge current accuracy                                                        | I <sup>2</sup> C mode                                                                             | -7%    |      | +7%   |                    |
| ICHG LOW                  | Low Charge Current Setting                                                          | Set via I <sup>2</sup> C                                                                          | 297    | 330  | 363   | mA                 |
| K <sub>ISET</sub>         | Programmable fast charge current factor                                             | $I_{CHG} = \frac{K_{ISET}}{R_{ISET}}$ (0.5 A ≤ I <sub>CHG</sub> < 2 A)                            | 232.5  | 250  | 267.5 | AΩ                 |
| V <sub>ISET</sub>         | Maximum ISET pin voltage (in regulation)                                            |                                                                                                   |        | 0.42 |       | V                  |
| RISET-SHORT               | Short circuit resistance threshold                                                  |                                                                                                   | 45     | 55   | 75    | Ω                  |
| V <sub>LOWV</sub>         | Hysteresis for $V_{\text{LOWV}}$                                                    | Battery voltage rising bq24257<br>Battery voltage falling                                         | 2.9    | 3    | 3.1   | V<br>mV            |
| I <sub>PRECHG</sub>       | Pr-charge current<br>(V <sub>BATUVLO</sub> < V <sub>BAT</sub> < V <sub>LOWV</sub> ) | Ipre-charge is percentile of the external fast charge settings.                                   | 8      | 10   | 12    | % I <sub>CHG</sub> |
| V <sub>BAT_UVLO</sub>     | Battery under voltage lockout threshold                                             | VBAT rising                                                                                       | 2.37   | 2.5  | 2.63  | V                  |
|                           | Battery UVLO hysteresis                                                             |                                                                                                   |        | 200  |       | mV                 |
| t <sub>DGL(LOWV)</sub>    | Deglitch time for pre-charge to fast charge transition                              |                                                                                                   |        | 32   |       | ms                 |
| VBATSHRT                  | Battery short threshold                                                             | Battery voltage rising                                                                            | 1.9    | 2    | 2.1   | V                  |
| - DAISHKI                 | Hysteresis for V <sub>BATSHRT</sub>                                                 | Battery voltage falling                                                                           |        | 100  |       | mV                 |
| IBATSHRT                  | Trickle charge current<br>(V <sub>BAT</sub> < V <sub>BATSHRT</sub> )                |                                                                                                   | 25     | 35   | 50    | mA                 |
| t <sub>DGL(BATSHRT)</sub> | Deglitch time for trickle charge tp pre-<br>charge transition                       |                                                                                                   |        | 256  |       | us                 |
|                           | Termination current threshold                                                       | Termination Current on SA only                                                                    |        | 10   |       | %ICHG              |
| I <sub>TERM</sub>         | Termination current threshold tolerance                                             |                                                                                                   | -10%   |      | 10%   |                    |
| t <sub>DGL(TERM)</sub>    | Deglitch time for charge termination                                                | Both rising and falling, 2-mV overdrive, $t_{RISE}$ , $t_{FALL}$ = 100 ns                         |        | 64   |       | ms                 |
| V <sub>RCH</sub>          | Recharge threshold voltage                                                          | Below V <sub>BATREG</sub>                                                                         | 70     | 115  | 160   | mV                 |
| t <sub>DGL(RCH)</sub>     | Deglitch time                                                                       | $V_{BAT}$ falling below $V_{RCH}$ , $t_{FALL}$ = 100 ns                                           |        | 32   |       | ms                 |

# **ELECTRICAL CHARACTERISTICS (continued)**

|                         | PARAMETER                                                                        | TEST CONDITIONS                                                                             | MIN                                   | TYP                             | MAX              | UNIT |
|-------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------|------------------|------|
| BATTERY DET             | ECTION                                                                           |                                                                                             |                                       |                                 |                  |      |
| V <sub>BATREG_HI</sub>  | Battery detection high regulation voltage                                        | Same as V <sub>BATREG</sub>                                                                 |                                       | V <sub>BATREG</sub>             |                  | V    |
| V <sub>BATREG_LO</sub>  | Battery detection low regulation voltage                                         | 360 mV offset from V <sub>BATREG</sub>                                                      |                                       | V <sub>BATREG</sub><br>- 480mV  |                  | V    |
| V <sub>BATDET_HI</sub>  | Battery detection comparator                                                     | V <sub>BATREG</sub> = V <sub>BATREG_HI</sub>                                                |                                       | V <sub>BATREG</sub><br>- 120 mV |                  | V    |
| V <sub>BATDET_LO</sub>  | Battery detection comparator                                                     | V <sub>BATREG</sub> = V <sub>BATREG_LO</sub>                                                |                                       | V <sub>BATREG</sub><br>+ 120 mV |                  | V    |
| IDETECT                 | Battery detection sink current)                                                  | Always on during battery detection                                                          |                                       | 7.5                             |                  | mA   |
| t <sub>DETECT</sub>     | Battery detection time                                                           | For both $V_{\text{BATREG}_{\text{HI}}}$ and $V_{\text{BATREG}_{\text{LO}}}$                |                                       | 32                              |                  | ms   |
| T <sub>safe</sub>       | Safety Timer Accuracy                                                            |                                                                                             | -10%                                  |                                 | 10%              |      |
| BATTERY CHA             | RGER LiFePO4 (bq24258)                                                           |                                                                                             |                                       |                                 |                  |      |
| V <sub>REG-OVCHG</sub>  | Over charge voltage regulation                                                   |                                                                                             | 3.76                                  | 3.8                             | 3.84             | V    |
| V <sub>FLT-CHG</sub>    | Float charge regulation                                                          |                                                                                             | 3.46                                  | 3.5                             | 3.54             | V    |
| V <sub>OVCHG</sub>      | Overcharge comparator for LiFePo                                                 | V <sub>BAT</sub> rising                                                                     | 3.65                                  | 3.7                             | 3.75             | V    |
| V <sub>OVCHG-HYS</sub>  |                                                                                  | V <sub>BAT</sub> falling                                                                    |                                       | 300                             |                  | mV   |
| t <sub>DGL(OVCHG)</sub> | Deglitch on the overcharge comparator                                            |                                                                                             |                                       | 32                              |                  | ms   |
| INPUT PROTEC            | CTION                                                                            |                                                                                             |                                       |                                 |                  |      |
|                         |                                                                                  | I <sub>IN_LIMIT</sub> = 100 mA                                                              | 90                                    | 95                              | 100              |      |
|                         |                                                                                  | I <sub>IN LIMIT</sub> = 150 mA                                                              | 135                                   | 142.5                           | 150              |      |
|                         |                                                                                  | $I_{\text{IN}\_\text{LIMIT}} = 500 \text{ mA}$                                              | 450                                   | 475                             | 500              | mA   |
| IIN                     |                                                                                  | $I_{\text{IN LIMIT}} = 900 \text{ mA}$                                                      | 810                                   | 860                             | 910              |      |
|                         | Input current limiting                                                           | $I_{\text{IN LIMIT}} = 1500 \text{ mA}$                                                     | 1400                                  | 1475                            | 1550             |      |
|                         |                                                                                  | $I_{\text{IN LIMIT}} = 2000 \text{ mA}$                                                     | 1850                                  | 1950                            | 2050             |      |
|                         |                                                                                  | I <sub>IN_LIMIT</sub> = External                                                            | $I_{LIM} = \frac{K_{ILIM}}{R_{ILIM}}$ |                                 |                  |      |
| I <sub>LIM</sub>        | Maximum input current limit programmable range for IN input                      |                                                                                             | 500                                   |                                 | 2000             | mA   |
| K <sub>ILIM</sub>       | Maximum input current factor for IN input                                        | I <sub>LIM</sub> = 500 mA to 2 A                                                            | 240                                   | 270                             | 300              | AΩ   |
| V <sub>ILIM</sub>       | Maximum ILIM pin voltage (in regulation)                                         |                                                                                             |                                       | 0.42                            |                  | V    |
| R <sub>ILIM-SHORT</sub> | Short circuit resistance threshold                                               |                                                                                             | 65                                    | 83                              | 105              | Ω    |
|                         |                                                                                  | SA mode                                                                                     | 4.2                                   |                                 | 10               | V    |
| V <sub>IN_DPM</sub>     | $V_{IN\_DPM}$ threshold range                                                    | I <sup>2</sup> C mode                                                                       | 4.2                                   |                                 | 4.76             | V    |
|                         | V <sub>IN_DPM</sub> threshold accuracy                                           | Both I2C and SA mode                                                                        | -2%                                   |                                 | 2%               |      |
| V <sub>REF_DPM</sub>    | DPM regulation voltage                                                           | External resistor setting only                                                              | 1.15                                  | 1.2                             | 1.25             | V    |
| V <sub>DPM_SHRT</sub>   | VIN_DPM short threshold                                                          | If VDPM is shorted to ground, V <sub>IN_DPM</sub> threshold will use internal default value |                                       | 0.3                             |                  | V    |
| .,                      | IC active threshold voltage                                                      | V <sub>IN</sub> rising                                                                      | 3.15                                  | 3.35                            | 3.5              | V    |
| V <sub>UVLO</sub>       | IC active hysteresis                                                             | V <sub>IN</sub> falling from above V <sub>UVLO</sub>                                        |                                       | 175                             |                  | mV   |
| V <sub>SLP</sub>        | Sleep-mode entry threshold, V <sub>SUPPLY-</sub>                                 | V <sub>IN</sub> falling                                                                     | 0                                     | 50                              | 100              | mV   |
| - JLF                   | Sleep-mode exit hysteresis                                                       | V <sub>IN</sub> rising                                                                      | 40                                    | 100                             | 160              | mV   |
| DGL(SLP)                | Deglitch time for supply rising above<br>V <sub>SLP</sub> +V <sub>SLP_EXIT</sub> | Rising voltage, 2-mV over drive, t <sub>RISE</sub> = 100ns                                  |                                       | 32                              |                  | ms   |
|                         | Input supply OVP threshold voltage (bq24258)                                     | IN rising                                                                                   | IN_OVP<br>-200mV                      | IN_OVP                          | IN_OVP<br>+200mV |      |
| V <sub>OVP</sub>        | Input supply OVP threshold voltage (bq24257)                                     | IN rising                                                                                   | 6.3                                   | 6.5                             | 6.7              | V    |
|                         | V <sub>OVP</sub> hysteresis                                                      | IN falling from V <sub>OVP</sub>                                                            |                                       | 100                             | 6.8              | mV   |



# **ELECTRICAL CHARACTERISTICS (continued)**

|                                      | PARAMETER                                                  | TEST CONDITIONS                                                           | MIN   | TYP   | MAX   | UNIT                  |
|--------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------|-------|-------|-------|-----------------------|
| t <sub>DGL(OVP)</sub>                | Deglitch time for IN Rising above<br>VOVP                  | IN rising voltage, t <sub>RISE</sub> = 100ns                              |       | 32    |       | ms                    |
| V                                    | Battery OVP threshold voltage                              | VBAT threshold over V <sub>BATREG</sub> to turn off charger during charge | 102.5 | 105   | 107.5 | % V <sub>BATREG</sub> |
| V <sub>BOVP</sub>                    | V <sub>BATOVP</sub> hysteresis                             | Lower limit for $V_{\text{BAT}}$ falling from above $V_{\text{BOVP}}$     |       | 1     |       |                       |
| t <sub>DGL(BOVP)</sub>               | BOVP Deglitch                                              | Battery entering/exiting BOVP                                             |       | 1     |       | ms                    |
| PWM CONVER                           | TER                                                        |                                                                           |       |       |       |                       |
| R <sub>ON(BLK)</sub>                 | Internal blocking MOSFET on-<br>resistance                 | Measured from IN to PMID (WCSP and QFN)                                   |       | 60    | 100   | mΩ                    |
| R <sub>ON(HS)</sub>                  | Internal high-side MOSFET on-<br>resistance                | Measured from IN to SW (WCSP and QFN)                                     |       | 100   | 150   | mΩ                    |
| R <sub>ON(LS)</sub>                  | Internal low-side MOSFET on-<br>resistance                 | Measured from SW to PGND (WCSP and QFN)                                   |       | 110   | 165   | mΩ                    |
| I <sub>CbC</sub>                     | Cycle-by-cycle current limit                               | VSYS shorted                                                              | 2.6   | 3.2   | 3.8   | А                     |
| f <sub>osc</sub>                     | Oscillator frequency                                       |                                                                           | 2.7   | 3     | 3.3   | MHz                   |
| D <sub>MAX</sub>                     | Maximum duty cycle                                         |                                                                           |       | 95%   |       |                       |
| D <sub>MIN</sub>                     | Minimum duty cycle                                         |                                                                           | 0%    |       |       |                       |
|                                      | Thermal trip                                               |                                                                           |       | 150   |       |                       |
| T <sub>SHTDWN</sub>                  | Thermal hysteresis                                         |                                                                           |       | 10    |       | °C                    |
| T <sub>REG</sub>                     | Thermal regulation threshold                               | Charge current begins to cut off                                          |       | 125   |       | -                     |
| LDO                                  |                                                            |                                                                           |       | .20   |       |                       |
| V <sub>LDO</sub>                     | LDO Output Voltage                                         | V <sub>IN</sub> = 5.5V, ILDO = 0 to 50 mA                                 | 4.65  | 4.85  | 5.04  | V                     |
|                                      | Maximum LDO Output Current                                 | VIN = 0.0V, IEBO = 0 10 00 IIIX                                           | 50    | 4.00  | 0.04  | mA                    |
| I <sub>LDO</sub><br>V <sub>LDO</sub> | LDO Dropout Voltage (V <sub>IN</sub> – V <sub>LDO</sub> )  | V <sub>IN</sub> = 5 V, I <sub>LDO</sub> = 50 mA                           | 50    | 200   | 300   | mV                    |
| -                                    |                                                            | $v_{\rm IN} = 3$ v, $i_{\rm LDO} = 30$ mA                                 |       | 200   | 300   | IIIV                  |
|                                      |                                                            |                                                                           | 00.0  | 20    | 20.4  |                       |
| V <sub>HOT</sub>                     | High temperature threshold                                 | V <sub>TS</sub> falling                                                   | 29.6  | 30    | 30.4  | $%V_{LDO}$            |
| V <sub>HYS(HOT)</sub>                | Hysteresis on high threshold                               | VTS rising                                                                |       | 1     |       |                       |
| V <sub>WARM</sub>                    | Warm temperature threshold                                 | V <sub>TS</sub> falling                                                   | 37.9  | 38.3  | 38.7  | 0/1/                  |
| V <sub>HYS(WARM)</sub>               | Hysteresis on warm temperature threshold                   | V <sub>TS</sub> rising                                                    |       | 1     |       | $%V_{LDO}$            |
| V <sub>COOL</sub>                    | Cool temperature threshold                                 | VTS rising                                                                | 56.5  | 56.5  | 56.9  |                       |
| V <sub>HSY(COOL)</sub>               | Hysteresis on cool temperature threshold                   | V <sub>TS</sub> falling                                                   |       | 1     |       | $%V_{LDO}$            |
| V <sub>COLD</sub>                    | Low temperature threshold                                  | V <sub>TS</sub> rising                                                    | 59.6  | 60    | 60.4  | %V <sub>LDO</sub>     |
| V <sub>HYS(COLD)</sub>               | Hysteresis on low threshold                                | V <sub>TS</sub> falling                                                   |       | 1     |       | / LDO                 |
| V <sub>TS_DIS</sub>                  | TS disable threshold                                       |                                                                           | 70    |       | 73    | $%V_{LDO}$            |
| t <sub>DGL(TS)</sub>                 | Deglitch time on TS change<br>EN1, EN2, EN3, CE, SCL, SDA) |                                                                           |       | 32    |       | ms                    |
| V <sub>IH</sub>                      | Input high threshold                                       |                                                                           | 1     |       |       | V                     |
| V <sub>IL</sub>                      | Input low threshold                                        |                                                                           | •     |       | 0.4   | V                     |
|                                      | UTS (STAT, PG, CHG)                                        |                                                                           |       |       | 0.1   | •                     |
|                                      | Low-level output saturation voltage                        | $I_{\Omega} = 5$ mA, sink current                                         |       |       | 0.4   | V                     |
| V <sub>OL</sub>                      | High-level leakage current                                 | Hi-Z and 5 V applies                                                      |       |       | 0.4   | uA                    |
|                                      | i iigii-ievei ieakaye cuitetii                             | TII-2 and 5 v applies                                                     |       |       | 1     | uA                    |
| TIMERS                               | 45 min opfatu tim                                          |                                                                           |       | 0700  | I     |                       |
| t <sub>SAFETY</sub>                  | 45 min safety timer                                        |                                                                           |       | 2700  |       | S                     |
|                                      | 6 hr safety timer                                          |                                                                           |       | 21600 |       | S                     |
|                                      | 9 hr safety timer                                          | +                                                                         |       | 32400 |       | S                     |
| t <sub>WATCH-DOG</sub>               | Watch dog timer                                            |                                                                           |       | 50    |       | S                     |



# **ELECTRICAL CHARACTERISTICS (continued)**

|                        | PARAMETER                                                   | TEST CONDITIONS         | MIN   | TYP  | MAX   | UNIT |
|------------------------|-------------------------------------------------------------|-------------------------|-------|------|-------|------|
| D+, D- DETEC           | TION                                                        |                         |       |      |       |      |
| I <sub>DP_SRC</sub>    | D+ current source for DCD                                   | DCD                     | 7     |      | 13    | μA   |
| R <sub>DM_DWN</sub>    | D- pull-down resistance for DCD                             | DCD                     | 14.25 |      | 24.8  | kΩ   |
| V <sub>DP_LOW</sub>    | D+ low comparator threshold for DCD                         | DCD                     | 0.85  | 0.9  | 0.95  | V    |
| V <sub>DP_SRC</sub>    | D+ source voltage for Primary<br>Detection                  | Primary Detection       | 0.5   | 0.6  | 0.7   | V    |
| I <sub>DP_SRC_PD</sub> | D+ source voltage output current for<br>Primary Detection   | Primary Detection       | 200   |      |       | μA   |
| I <sub>DM_SINK</sub>   | D- sink current for Primary Detection                       | Primary Detection       | 50    | 100  | 150   | μA   |
| V <sub>DAT_REF</sub>   | Primary Detection threshold                                 | Primary Detection       | 250   | 325  | 400   | mV   |
| V <sub>LGC</sub>       | Primary Detection threshold                                 | Primary Detection       | 0.85  | 0.9  | 0.95  | V    |
| V <sub>DM_SRC</sub>    | D– source voltage for Secondary<br>Detection                | Secondary Detection     | 0.5   | 0.6  | 0.7   | V    |
| IDM_SRC_PD             | D– source voltage output current for<br>Secondary Detection | Secondary Detection     | 200   |      |       | μA   |
| I <sub>DP_SINK</sub>   | D+ sink current for Secondary<br>Detection                  | Secondary Detection     | 50    | 100  | 150   | μA   |
| V <sub>DAT_REF</sub>   | Secondary Detection threshold                               | Secondary Detection     | 250   | 325  | 400   | mV   |
| V <sub>ATT_LO</sub>    | Apple/TomTom detection low threshold                        | Apple, TomTom Detection | 1.8   | 1.85 | 1.975 | V    |
| V <sub>ATT_HI</sub>    | Apple/TomTom detection high threshold                       | Apple, TomTom Detection | 3.2   | 3.5  | 4.05  | V    |
| <u>_</u>               |                                                             | D– , switch open        |       | 4.5  |       | pF   |
| Cl                     | Input Capacitance                                           | D+, switch open         |       | 4.5  |       |      |
| 1                      | Laskage Current into D. /D                                  | D–, switch open         | -1    |      | 1     | μA   |
| I <sub>D_LKG</sub>     | Leakage Current into D+/D-                                  | D+, switch open         | -1    |      | 1     | μA   |



#### **BLOCK DIAGRAM**



bq24257 bq24258

SLUSBG0B-FEBRUARY 2013-REVISED JULY 2013



www.ti.com

## **PIN OUTS**



Submit Documentation Feedback

11

# www.ti.com

|          |                 |         |                    |         | PIN FL | JNCTIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|-----------------|---------|--------------------|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN NAME | bq24257         | bq24257 | bq24258            | bq24258 | I/O    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          | YFF             | RGE     | YFF                | RGE     |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| IN       | A5,B5,C5        | 19      | A5,B5,C5           | 19      | I      | Input power supply. IN is connected to the external DC supply (AC adapter or USB port). Bypass IN to PGND with >2 $\mu F$ ceramic capacitor                                                                                                                                                                                                                                                                                                                                                                                                            |
| PMID     | D5              | 20      | D5                 | 20      | I      | Connection between blocking FET and high-side FET. Connect a 1 $\mu F$ capacitor from PMID to PGND as close to the PMID and PGND pins as possible                                                                                                                                                                                                                                                                                                                                                                                                      |
| SW       | A4,B4,C4        | 17-18   | A4,B4,C4           | 17-18   | 0      | Inductor Connection. Connect to the switching side of the external inductor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| BOOT     | E5              | 21      | E5                 | 21      | Ι      | High Side MOSFET Gate Driver Supply. Connect a 0.033 $\mu F$ ceramic capacitor (voltage rating > 15 V) from BOOT to SW to supply the gate drive for the high side MOSFETs.                                                                                                                                                                                                                                                                                                                                                                             |
| PGND     | A3,B3,C3,<br>F3 | 15-16   | A3,B3,C3,<br>D3,F3 | 15-16   |        | Power Ground terminal. Connect to the ground plane of the circuit. For QFN only, connect to the thermal pad of the IC.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CSIN     | A2,B2,C2        | 13-14   | A2,B2,C2           | 13-14   | Ι      | System Voltage Sense and SMPS output filter connection. Connect CSIN to the system output at the output bulk capacitors. Bypass CSIN locally with at least 1 $\mu F.$                                                                                                                                                                                                                                                                                                                                                                                  |
| BAT      | A1,B1,C1        | 11-12   | A1,B1,C1           | 11-12   | I/O    | Battery Connection. Connect to the positive terminal of the battery. Additionally, bypass BAT with at least 20 $\mu F$ capacitor to GND.                                                                                                                                                                                                                                                                                                                                                                                                               |
| TS       | F1              | 9       | F1                 | 9       | I      | Battery Pack NTC Monitor. Connect TS to the center tap of a resistor divider<br>from LDO to GND. The NTC is connected from TS to GND. The TS function<br>provides 4 thresholds for JEITA or PSE compatibility. See the NTC Monitor<br>section for more details on operation and selecting the resistor values.                                                                                                                                                                                                                                         |
| VDPM     | E4              | 23      | E4                 | 23      | I      | Input DPM Programming Input. Connect a resistor divider between IN and GND with VDPM connected to the center tap to program the Input Voltage based Dynamic Power Management threshold (VIN_DPM). The input current is reduced to maintain the supply voltage at VIN_DPM. The reference for the regulator is 1.2 V. Short pin to GND if external resistors are not desired—this sets a default of 4.36 V for the input DPM threshold.                                                                                                                  |
| ISET     | D1              | 10      | D1                 | 10      | I      | Charge Current Programming Input. Connect a resistor from ISET to GND to program the fast charge current.                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| ILIM     | F5              | 22      | F5                 | 22      | I      | Input Current Limit Programming Input. Connect a resistor from ILIM to GND to program the input current limit for IN. The current limit is programmable from 0.5A to 2A. ILIM has no effect on the USB input. If an external resistor is not desired, short to GND for a 2 A default setting.                                                                                                                                                                                                                                                          |
| CE       | D4              | 1       | D4                 | 1       | Ι      | Charge Enable Active-Low Input. Connect CE to a high logic level to place the battery charger in standby mode.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| EN1      |                 |         | F2                 | 5       | I      | Input Current Limit Configuration Inputs. Use EN1, EN2, and EN3 to control the                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| EN2      |                 |         | E2                 | 6       | I      | maximum input current and enable USB compliance. See Table 1 for programming details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| EN3      |                 |         | D2                 | 3       | I      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| PG       | E1              | 8       | E1                 | 8       | 0      | Power Good Open Drain Output. /PG is pulled low when a valid supply is connected to IN. A valid supply is between VBAT+VSLP and VOVP. If no supply is connected or the supply is out of this range, /PG is high impedance.                                                                                                                                                                                                                                                                                                                             |
| STAT     | E3              | 7       | E3                 | 7       | 0      | Status Output. STAT is an open-drain output that signals charging status and fault interrupts. STAT pulls low during charging. STAT is high impedance when charging is complete or the charger is disabled. When a fault occurs, a 256 $\mu s$ pulse is sent out as an interrupt for the host. STAT is enabled/disabled using the EN_STAT bit in the control register. STAT will indicate recharge cycles. Connect STAT to a logic rail using an LED for visual indication or through a 10 k $\Omega$ resistor to communicate with the host processor. |
| NC       |                 |         |                    | 2       |        | Not connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| SCL      | E2              | 6       |                    |         | I      | $I^2C$ Interface Clock. Connect SCL to the logic rail through a 10 $k\Omega$ resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| SDA      | F2              | 5       |                    |         | I/O    | $I^2C$ Interface Data. Connect SDA to the logic rail through a 10 $k\Omega$ resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| D+       | D3              | 2       |                    |         | Ι      | BC1.2 compatible D+/D- Based Adapter Detection. Detects DCP, SDP, and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| D-       | D2              | 3       |                    |         | I      | CDP. Also complies with the unconnected dead battery provision clause. D+<br>and D- are connected to the D+ and D- outputs of the USB port at power up.<br>Also includes the detection of Apple <sup>™</sup> and TomTom <sup>™</sup> adapters where a 500mA<br>input current limit is enabled.                                                                                                                                                                                                                                                         |
| LDO      | F4              | 24      | F4                 | 24      | 0      | LDO output. LDO is regulated to 4.9 V and drives up to 50 mA. Bypass LDO with a 1µF ceramic Capacitor. LDO is enabled when $V_{\rm UVLO}$ < $V_{\rm IN}$ < 19 V.                                                                                                                                                                                                                                                                                                                                                                                       |
| AGND     |                 | 4       |                    | 4       |        | Analog Ground for QFN only. Connect to the thermal pad and the ground plane of the circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                            |





## **TYPICAL APPLICATION CIRCUITS**



Figure 1. bq24257 Typical Application Circuit







TEXAS INSTRUMENTS

www.ti.com

## **TYPICAL CHARACTERISTICS**





## **TYPICAL CHARACTERISTICS (continued)**











## CHARGE PROFILE

The bq24257 family provides a switch-mode buck regulator with output non-power path and a charge controller to provide optimum performance over the full battery charge cycle. The control loop for the buck regulator has 6 primary feedback loops that can set the duty cycle:

- 1. Constant Current (CC)
- 2. Constant Voltage (CV)
- 3. Input Current (I<sub>ILIM</sub>)
- 4. Input Voltage (V<sub>IN\_DPM</sub>)
- 5. Die Temperature
- 6. Cycle by Cycle Current

The feedback with the minimum duty cycle will be chosen as the active loop. The bq24257 supports a precision Li-Ion or Li-Polymer charging system for single-cell applications. The bq24257 includes an integrated charge sense resistor for highly accurate charge current sensing while reducing the external BOM requirements. The figure below illustrates a typical charge profile.



The bq24258 supports an advanced Lithium-Iron-Phosphate (LiFePO<sub>4</sub>) algorithm. This allows for the charger to source the charge current up to the  $V_{REG-OVCHG}$  level before entering the float charge region. See below for the charge profile characteristics:

bq24258 SLUSBG0B – FEBRUARY 2013 – REVISED JULY 2013

bq24257



www.ti.com



## EN1, EN2, EN3 Pins

If the D+, D- detection pins are not used (bq24257), input current limit pins are available for GPIO control. The EN1, EN2, and EN3 pins are available in the bq24258 spin to support USB 3.0 compliance. When the input current limit pins change state, the VIN\_DPM threshold changes as well. See Table 1 for details:

| EN3 | EN2 | EN1 | INPUT CURRENT LIMIT                         | VINDPM THRESHOLD           |
|-----|-----|-----|---------------------------------------------|----------------------------|
| 0   | 0   | 0   | 500mA                                       | 4.36V                      |
| 0   | 0   | 1   | Externally programmed by ILIM (up to 2.0A)  | Externally programmed VDPM |
| 0   | 1   | 0   | 100mA                                       | 4.36V                      |
| 0   | 1   | 1   | Input Hi-Z                                  | None                       |
| 1   | 0   | 0   | 900mA                                       | 4.36V                      |
| 1   | 0   | 1   | Externally programmed by ILIM (up to 2.0 A) | Externally programmed VDPM |
| 1   | 1   | 0   | 150mA                                       | 4.36V                      |
| 1   | 1   | 1   | Input Hi-Z                                  | None                       |

| Table 1. EN1, and EN2 Truth Table <sup>(1)</sup> | Table 1. | EN1, and | <b>EN2 Truth</b> | Table <sup>(1)</sup> |
|--------------------------------------------------|----------|----------|------------------|----------------------|
|--------------------------------------------------|----------|----------|------------------|----------------------|

(1) If EN3 = 0, it will be USB 2.0 compliant; If EN3 = 1, USB 3.0 compliant.

## I2C and STAND ALONE OPERATION

The bq24257 series offers a unique feature when compared to traditional host mode chargers—the default input current limit, output current limit and VIN\_DPM parameters can be set via external resistors. In traditional host mode chargers, the default parameters are programmed during manufacturing to set the i2c registers at a specific default. If an end application calls for an alternate default setting, the traditional charger is left with the only option of changing the parameters at the manufacturing stage. This may not always be acceptable.



Figure 16 illustrates the behavior of the bq24257 when transitioning between i2c mode and stand alone mode (except for the bq24257).



Figure 16. I2C and Stand Alone Mode Handoff

Once the battery or input is inserted and above the good thresholds, the device will determines if an i2c command has been received in order to discern whether to operate from the i2c registers or the external settings. Note that the bq24257 does not have EN1/EN2 pins and therefore the input current limit will be based on the D+/D- results. When in host mode (i2c operation), the device will enter stand alone operation once the watchdog timer expires.

## External settings: ISET, ILIM and VIN\_DPM

The fast charge current resistor ( $R_{ISET}$ ) can be set by using the following formula:

$$\mathsf{R}_{\mathsf{ISET}} = \frac{\mathsf{K}_{\mathsf{ISET}}}{\mathsf{I}_{\mathsf{FC}}} = \frac{250}{\mathsf{I}_{\mathsf{FC}}} \tag{1}$$

Where  $I_{FC}$  is the desired fast charge current setting in Amperes.

The input current limit resistor  $(R_{ILIM})$  can be set by using the following formula:

$$\mathsf{R}_{\mathsf{ILIM}} = \frac{\mathsf{K}_{\mathsf{ILIM}}}{\mathsf{I}_{\mathsf{IC}}} = \frac{270}{\mathsf{I}_{\mathsf{IC}}} \tag{2}$$

Where  $_{\mbox{\scriptsize IIC}}$  is the desired input current limit in Amperes.

Based on the application diagram reference designators, the resistor  $R_1$  and  $R_2$  can be calculated as follows to set  $V_{IN\_DPM}$ :

$$V_{\text{IN}\_\text{DPM}} = V_{\text{REF}\_\text{DPM}} \times \frac{R_1 + R_2}{R_2} = 1.2 \times \frac{R_1 + R_2}{R_2}$$
(3)

 $V_{IN\_DPM}$  should be chosen first along with R<sub>1</sub>. Choosing R<sub>1</sub> first will ensure that R<sub>2</sub> will be greater than the resistance chosen. This is the case since  $V_{IN\_DPM}$  should be chosen to be greater than 2x  $V_{REF\_DPM}$ .

Copyright © 2013, Texas Instruments Incorporated

Submit Documentation Feedback 19

TEXAS INSTRUMENTS

www.ti.com

If resistors are not desired for BOM count reduction, the VDPM and the ILIM pins can be shorted to set the internal defaults. However, the ISET resistor must be populated as this will be interpreted as a fault. Table 2 summarizes the settings when the ILIM, ISET, and  $V_{\text{IN DPM}}$  pins are shorted to GND.

| PIN SHORTED | BEHAVIOR                 |  |
|-------------|--------------------------|--|
| ILIM        | Input current limit = 2A |  |
| VDPM        | $V_{IN_DPM} = 4.36V$     |  |
| ISET        | Fault—Charging Suspended |  |

#### Table 2. ILIM, VDPM, and ISET Short Behaviors

## BC1.2 D+/D- DETECTION

The bq24257 includes a fully BC1.2 compatible D+/D– source detection. This detection supports the following types of ports:

- DCP (dedicated charge port)
- CDP (charging downstream port)
- SDP (standard downstream port)
- Apple<sup>™</sup>/TomTom<sup>™</sup> ports

This D+/D- detection algorithm does not support ACA (accessory charge adapter) identification, but the input current will default to 500mA when a charge port is attached to the ACA and bq24257 is connected to the OTG port.

The D+/D- detection algorithm is only active when the device is in standalone mode (e.g. the host is not communicating with the device and the watch dog timer has expired). However, when the device is in host mode (that is, host is communicating via i2c to the device) writing a '1' to register 0x04 bit location 4 (DPDM\_EN) forces the device to perform a D+/D- detection on the next power port insertion. This allows the D+/D- detection to be enabled in both host mode and default mode.

The D+/D- detection algorithm has 5 primary states. These states are termed the following:

- 1. Data Contact Detect
- 2. Primary Detection
- 3. Secondary Detection
- 4. Non-standard Adapter Detection (for Apple<sup>™</sup> / TomTom<sup>™</sup>)
- 5. Detection Configuration

The DCD state determines if the device has properly connected to the D+/D− lines. If the device is not in host mode and VBUS is inserted (or DPDM\_EN is true) the device will enter the DCD state and enable the appropriate algorithm. If the DCD timer expires, the device will enter the Non-standard Adapter Detection (for Apple<sup>™</sup> / TomTom<sup>™</sup>) state. Otherwise it will enter the Primary Detection state.

When entering the Primary Detection state, the appropriate algorithm is enabled to determine whether to enter the secondary detection state for DCP and CDP or the secondary detection state for SDP/Non-Standard adaptors.

The non-standard adapter detection state for Apple<sup>™</sup> / TomTom<sup>™</sup> tests for the unique conditions for these nonstandard adapters. If the algorithm passes the unique conditions found with these adapters, it will proceed to the Detection Configuration state. Otherwise it will revert back to the primary detection state.

The secondary detection state determines whether the input port is a DCP, CDP, SDP, or other non-standard adapters. If the Primary Detection state indicated that the input port is either a DCP or CDP, the device will enable the appropriate algorithm to differentiate between the two. If the Primary Detection state indicated that the input port is either a SDP or non-standard adapter, the device will enable the appropriate algorithm to differentiate between the two will enable the appropriate algorithm to differentiate between the device will enable the appropriate algorithm to differentiate between the device will enable the appropriate algorithm to state indicated that the device will continue to the Detection Configuration state.



bq2425



Figure 17. Detection Configuration State

The detection configuration state sets the input current limit of the device along with the charge timer. The exception to the CDP and the SDP settings are due to the Dead Battery Provision (DBP) clause for unconnected devices. This clause states that the device can pull a maximum of 100mA when not connected due to a dead battery. During the battery wakeup time, the device sources a voltage on the D+ pin in order to comply with the DBP clause. Once the battery is good, the system can clear the D+ pin voltage by writing a '1' to address 0x07 bit position 4 (CLR\_VDP). The device must connect to the host within 1sec of clearing the D+ pin voltage per the DPB clause.

A summary of the input current limits and timer configurations for each charge port type are found in Table 3.

| CHARGE PORT TYPE | INPUT CURRENT LIMIT | CHARGE TIMER |
|------------------|---------------------|--------------|
| DCP              | External ILIM       | 6 hours      |
| CDP Dead Battery | 100 mA              | 45 minutes   |
| CDP Good Battery | 1500 mA             | 6 hours      |
| SDP Dead Battery | 100 mA              | 45 minutes   |
| SDP Good Battery | Hi-Z                | N/A          |
| Non-Standard     | 500 mA              | 6 hours      |

Table 3. D+, D– Detection Results per Charge Port Type

## TRANSIENT RESPONSE

The bq2425x includes an advanced hybrid switch mode control architecture. When the device is regulating the charge current (fast-charge), a traditional voltage mode control loop is used with a Type-3 compensation network. However, the bq2425x switches to a current mode control loop when the device enters voltage regulation. Voltage regulation occurs in three charging conditions: 1) Minimum system voltage regulation, 2) Battery voltage regulation ( $I_{BAT} < I_{CHG}$ ), and 3) Charge Done. This architecture allows for superior transient

Copyright © 2013, Texas Instruments Incorporated

## bq24257 bq24258 slusbgob - February 2013 - Revised July 2013



www.ti.com

performance when regulating the voltage due to the simplification of the compensation when using current mode control. The below transient response plot illustrates a 0 A to 2 A load step with 4.7 ms full cycle and 12% duty cycle. A 3.9 V Li-Ion battery is used. The input voltage is set to 5 V, charge current is set to 0.5 A and the input current is limited to 0.5 A. Note that a high line impedance input supply was used to indicate a realistic input scenario (adapter and cable). This is illustrated by the change in V<sub>IN</sub> seen at the input of the IC.

The figure shows a ringing at both the input voltage and the input current. This is caused by the input current limit speed up comparator.



Figure 18. 2A Load step Transient

## AnyBoot Battery Detection

The bq24257, bq24258 family includes a sophisticated battery detection algorithm used to provide the system with the proper status of the battery connection. The AnyBoot battery algorithm also guarantees the detection of voltage based battery protectors that may have a long closure time (due to the hysteresis of the protection switch and the cell capacity). The AnyBoot battery detection algorithm is utilizes a dual-voltage based detection methodology where the system rail will switch between two primary voltage levels. The period of the voltage level shift is 64ms and therefore the power supply rejection of the down-system electronics will see this shift as essentially DC.

The AnyBoot algorithm has essentially 3 states. The 1<sup>st</sup> state is used to determine if the device has terminated with a battery attached. If it has terminated due to the battery not being present, then the algorithm moves to the 2<sup>nd</sup> and 3<sup>rd</sup> states. The 2<sup>nd</sup> and 3<sup>rd</sup> states shift the system voltage level between 4.2V and 3.72V. In each state there are comparator checks to determine if a battery has been inserted. The two states guarantees the detection of a battery even if the voltage of the cell is at the same level of the comparator thresholds. The algorithm will remain in states 2 and 3 until a battery has been inserted. The flow diagram details for the Anyboot algorithm are shown in Figure 19.







bq24257 bq24258 SLUSBG0B – FEBRUARY 2013 – REVISED JULY 2013



www.ti.com

#### Input Voltage Based DPM

During normal charging process, if the input power source is not able to support the programmed or default charging current, the supply voltage deceases. Once the supply drops to VIN\_DPM, the input current limit is reduced down to prevent the further drop of the supply. When the IC enters this mode, the charge current is lower than the set. This feature ensures IC compatibility with adapters with different current capabilities without a hardware change.

#### Sleep Mode

The bq2425x enters the low-power sleep mode if the voltage on VIN falls below sleep-mode entry threshold,  $V_{BAT} + V_{SLP}$ , and  $V_{IN}$  is higher than the under-voltage lockout threshold,  $V_{UVLO}$ . This feature prevents draining the battery during the absence of  $V_{IN}$ . When  $V_{IN} < V_{BAT} + V_{SLP}$ , the bq2425x turns off the PWM converter, turns on the battery FET, sends a single 256 µs pulse is sent on the STAT and INT outputs and the FAULT/STAT bits of the status registers are updated in the I2C. Once  $V_{IN} > V_{BAT} + V_{SLP}$  with the hysteresis, the FAULT bits are cleared and the device initiates a new charge cycle.

#### Input Over-Voltage Protection

The bq2425x provides over-voltage protection on the input that protects downstream circuitry. The built-in input over-voltage protection to protect the device and other components against damage from over voltage on the input supply (Voltage from VIN to PGND). When  $V_{IN} > V_{OVP}$ , the bq2425x turns off the PWM converter, turns the battery FET, sends a single 256 µs pulse is sent on the STAT and INT outputs and the FAULT/STAT bits of the status registers and the battery/supply status registers are updated in the I2C. Once the OVP fault is removed, the FAULT bits are cleared and the device returns to normal operation. The OVP threshold for the bq2425x is programmable from 6.5 V to 10.5 V using  $V_{OVP}$  bits in register #7.

#### NTC MONITOR (contact the local TI representative for function availability)

The bq24257 includes the integration of an NTC monitor pin that complies with the JEITA specification (PSE also available upon request). The voltage based NTC monitor allows for the use of any NTC resistor with the use of the circuit shown below:



Figure 20. Voltage Based NTC Circuit

The use of R3 is only necessary when the NTC does not have a beta near 3500K. When deviating from this beta, error will be introduced in the actual temperature trip thresholds. The trip thresholds are summarized below which are typical values provided in the specification table.

| -                 |       |
|-------------------|-------|
| V <sub>HOT</sub>  | 30.0% |
| V <sub>WARM</sub> | 38.3% |
| V <sub>COOL</sub> | 56.5% |
| V <sub>COLD</sub> | 60%   |



(4)

When sizing for R2 and R3, it is best to solve two simultaneous equations that ensure the temperature profile of the NTC network will cross the  $V_{HOT}$  and  $V_{COLD}$  thresholds. The accuracy of the  $V_{WARM}$  and  $V_{COOL}$  thresholds will depend on the beta of the chosen NTC resistor. The two simultaneous equations are shown below:

$$%V_{COLD} = \frac{\left(\frac{R_{3}R_{NTC}|_{TCOLD}}{R_{3} + R_{NTC}|_{TCOLD}}\right)}{\left(\frac{R_{3}R_{NTC}|_{TCOLD}}{R_{3} + R_{NTC}|_{TCOLD}}\right) + R2} \times 100$$
$$%V_{HOT} = \frac{\left(\frac{R_{3}R_{NTC}|_{THOT}}{R_{3} + R_{NTC}|_{THOT}}\right)}{\left(\frac{R_{3}R_{NTC}|_{THOT}}{R_{3} + R_{NTC}|_{THOT}}\right) + R2} \times 100$$

Where the NTC resistance at the  $V_{HOT}$  and  $V_{COLD}$  temperatures must be resolved as follows:

$$R_{NTC}|_{TCOLD} = R_{o}e^{\beta(\frac{1}{T}COLD^{-\frac{1}{T}}c_{o})}$$

$$R_{NTC}|_{THOT} = R_{o}e^{\beta(\frac{1}{T}HOT^{-\frac{1}{T}}c_{o})}$$
(5)

To be JEITA compliant,  $T_{COLD}$  must be 0°C and  $T_{HOT}$  must be 60°C. If an NTC resistor is chosen such that the beta is 4000K and the nominal resistance is 10k $\Omega$ , the following R2 and R3 values result from the above equations:

 $R_2 = 5 k\Omega$  $R_3 = 9.82 k\Omega$ 

Figure 21 illustrates the temperature profile of the NTC network with  $R_2$  and  $R_3$  set to the above values.



Figure 21. Voltage Based NTC Circuit Temperature Profile

For JEITA compliance, the  $T_{COOL}$  and  $T_{WARM}$  levels are to be 10°C and 45°C respectively. However, there is some error due to the variation in beta from 3500K. As shown above, the actual temperature points at which the NTC network crosses the  $V_{COOL}$  and  $V_{WARM}$  are 13°C and 47°C respectively. This error is small but should be considered when choosing the final NTC resistor.

Once the resistors are configured, the internal JEITA algorithm will apply the below profile at each trip point for battery voltage regulation and charge current regulation.

Copyright © 2013, Texas Instruments Incorporated





Figure 22. JEITA Profile for Voltage and Current Regulation Loops

## **Production Test Mode**

To aid in end mobile device product manufacturing, the bq24257 includes a Production Test Mode (PTM), where the device is essentially a DC-DC buck converter. In this mode the input current limit to the charger is disabled and the output current limit is limited only by the inductor cycle-by-cycle current (e.g. 3.5A). The PTM mode can be used to test systems with high transient loads such as GSM transmission without the need of a battery being present.

As a means of safety, the Anyboot algorithm will determine if a battery is not present at the output prior to enabling the PTM mode. If a battery is present and the software attempts to enter PTM mode, the device will not enable PTM mode.

## Fault Modes

The bq2425x family includes several hardware fault detections. This allows for specific conditions that could cause a safety concern to be detected. With this feature, the host can be alleviated from monitoring unsafe charging conditions and also allows for a "fail-safe" if the host is not present. Table 5 summarizes the faults that are detected and the resulting behavior.

| Fault Condition             | Charger Behavior              | Safety Timer Behavior |
|-----------------------------|-------------------------------|-----------------------|
| Input OVP                   | VSYS and ICHG Disabled        | Suspended             |
| Input UVLO                  | VSYS and ICHG Disabled        | Reset                 |
| Sleep (VIN < VBAT)          | VSYS and ICHG Disabled        | Suspended             |
| TS Fault (Batter Over Temp) | VSYS Active and ICHG Disabled | Suspended             |
| Thermal Shutdown            | VSYS and ICHG Disabled        | Suspended             |
| Timer Fault                 | VSYS Active and ICHG Disabled | Reset                 |
| No Battery                  | VSYS Active and ICHG Disabled | Suspended             |
| ISET Short                  | VSYS Active and ICHG Disabled | Suspended             |
| Input Fault and LDO Low     | VSYS and ICHG Disabled        | Suspended             |

#### Table 5. Fault Condition

## Safety Timer

At the beginning of charging process, the bq24257 starts the safety timer. This timer is active during the entire charging process. If charging has not terminated before the safety timer expires, the IC enters suspend mode where charging is disabled. The safety timer time is selectable using the I2C interface. A single 256µs pulse is sent on the STAT and INT outputs and the FAULT/ bits of the status registers are updated in the I2C.

This function prevents continuous charging of a defective battery if the host fails to reset the safety timer. The safety timer runs at 2x the normal rate under the following conditions: Pre-charge or linear mode (minimum system voltage mode), during thermal regulation where the charge current is reduced, during TS fault where the charge current reduced due to temperature rise on the battery, input current limit. The safety timer is suspended during OVP, TS fault where charge is disabled, thermal shut down, and sleep mode.



## Watchdog Timer

In addition to the safety timer, the bq24257 contains a 50-second watchdog timer that monitors the host through the I2C interface. Once a write is performed on the I2C interface, a watchdog timer is reset and started. The watchdog timer can be disabled by writing "0" on WD\_EN bit of register #1. Writing "1" on that bit enables it and reset the timer.

If the watchdog timer expires, the IC enters DEFAULT mode where the default charge parameters are loaded and charging continues. The I2C may be accessed again to re-initialize the desired values and restart the watchdog timer as long as the safety timer has not expired. Once the safety timer expires, charging is disabled.

#### **Thermal Regulation and Thermal Shutdown**

During the charging process, to prevent overheat of the chip, bq2425x monitors the junction temperature,  $T_J$ , of the die and begins to taper down the charge current once  $T_J$  reaches the thermal regulation threshold, TREG. The charge current is reduced when the junction temperature increases about above  $T_{REG}$ . Once the charge current is reduced, the system current is reduced while the battery supplements the load to supply the system. This may cause a thermal shutdown of the IC if the die temperature rises too. At any state, if  $T_J$  exceeds  $T_{SHTDWN}$ , bq2425x suspends charging and disables the buck converter. During thermal shutdown mode, PWM is turned off, all timers are suspended, and a single 256 µs pulse is sent on the STAT and INT outputs and the FAULT/STAT bits of the status registers are updated in the I2C. A new charging cycle begins when  $T_J$  falls below TSHTDWN by approximately 10°C.



## **REGISTER MAPPING AND DESCRIPTION**

## Register #1

Memory location: 00, Reset state: x0xx xxxx

| BIT     | NAME     | Read/Write | FUNCTION                                                                                                                                                                                                         |
|---------|----------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | WD_FAULT | Read only  | Read: 0 – No fault<br>1 – WD timeout if WD enabled                                                                                                                                                               |
| B6      | WD_EN    | Read/Write | 0 – Disable<br>1 – Enable (also resets WC timer)                                                                                                                                                                 |
| B5      | STAT_1   | Read only  | 00 – Ready                                                                                                                                                                                                       |
| B4      | STAT_0   | Read only  | 01 – Charge in progress<br>10 – Charge done<br>11 – Fault                                                                                                                                                        |
| B3      | FAULT_3  | Read only  | 0000 – Normal                                                                                                                                                                                                    |
| B2      | FAULT_2  | Read only  | 0001 – Input OVP                                                                                                                                                                                                 |
| B1      | FAULT_1  | Read only  | 0010 – Input UVLO<br>0011 – Sleep                                                                                                                                                                                |
| B0(LSB) | FAULT_0  | Read only  | 0011 – Sleep<br>0100 – Battery Temperature (TS) Fault<br>0101 – Battery OVP<br>0110 – Thermal Shutdown<br>0111 – Timer Fault<br>1000 – No Battery connected<br>1001 – ISET short<br>1010 – Input Fault & LDO Low |

• WD\_FAULT – '0' indicates no watch dog fault has occurred, where a '1' indicates a fault has previously occurred.

- WD\_EN Enables or disables the internal watch dog timer. A '1' enables the watch dog timer and a '0' disables it.
- **STAT** Indicates the charge controller status
- FAULT Indicates the faults that have occurred. If multiple faults occurred, they can be read by sequentially
  addressing this register (e.g. reading the register 2 or more times). Once all faults have been read and the
  device is in a non-fault state, the fault register will show "Normal". Regarding the "Input Fault & LDO Low",
  the IC will indicates this fault if the LDO is low and at the same time the input is below UVLO or coming out of
  UVLO with LDO still low.



#### Register #2

Memory location: 01, Reset state: 1010 1100

| BIT     | NAME                      | Read/Write | FUNCTION                                                                                                                                                                                                                                                                                                                                     |
|---------|---------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | Reset                     | Write only | Write:<br>1 – Reset all registers to default values<br>0 – No effect                                                                                                                                                                                                                                                                         |
| B6      | I <sub>IN_ILIMIT_2</sub>  | Read/Write | 000 – USB2.0 host with 100mA current limit                                                                                                                                                                                                                                                                                                   |
| B5      | I <sub>IN_ILIMIT_1</sub>  | Read/Write | 001 – USB3.0 host with 150mA current limit                                                                                                                                                                                                                                                                                                   |
| B4      | I <sub>IN_ILIMIT</sub> _0 | Read/Write | <ul> <li>010 – USB2.0 host with 500mA current limit</li> <li>011 – USB3.0 host with 900mA current limit</li> <li>100 – Charger with 1500mA current limit</li> <li>101 – Charger with 2000mA current limit</li> <li>110 – External ILIM current limit(5)</li> <li>111- No input current limit with internal clamp at 3A (PTM MODE)</li> </ul> |
| B3      | EN_STAT                   | Read/Write | 0 – Disable STAT function<br>1 – Enable STAT function                                                                                                                                                                                                                                                                                        |
| B2      | EN_TERM                   | Read/Write | 0 – Disable charge termination<br>1 – Enable charge termination                                                                                                                                                                                                                                                                              |
| B1      | CE                        | Read/Write | 0 – Charging is enabled<br>1 – Charging is disabled                                                                                                                                                                                                                                                                                          |
| B0(LSB) | HZ_MODE                   | Read/Write | 0 – Not high impedance mode<br>1 – High impedance mode                                                                                                                                                                                                                                                                                       |

I<sub>IN\_LIMIT</sub> – Sets the input current limit level. When in host mode this register sets the regulation level. However, when in standalone mode (e.g. no i2c writes have occurred after power up or the WD timer has expired) the external resistor setting for IILIM sets the regulation level.

- **EN\_STAT** Enables and disables the STAT pin. When set to a '1' the STAT pin is enabled and function normally. When set to a '0' the STAT pin is disabled and the open drain FET is in HiZ mode.
- **EN\_TERM** Enables and disables the termination function in the charge controller. When set to a '1' the termination function will be enabled. When set to a '0' the termination function will be disabled. When termination is disabled, there are no indications of the charger terminating (i.e. STAT pin or STAT registers).
- CE The charge enable bit which enables or disables the charge function. When set to a '0', the charger operates normally. When set to a '1', the charger is disables by turning off the BAT FET between SYS and BAT. The SYS pin continues to stay active via the switch mode controller if an input is present.
- HZ\_MODE Sets the charger IC into low power standby mode. When set to a '1', the switch mode controller is disabled but the BAT FET remains ON to keep the system powered. When set to a '0', the charger operates normally.

## bq24257 bq24258 SLUSBG0B – FEBRUARY 2013 – REVISED JULY 2013

ISTRUMENTS

EXAS

#### SEOSDOUD - I EDROART 2013-REVI

www.ti.com

## Register #3

Memory location: 02, Reset state: 1000 1111

| BIT                  | NAME                                            | Read/Write | FUNCTION                                                                                                                                                                |
|----------------------|-------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB)              | V <sub>BATREG_5</sub> <sup>(1)</sup>            | Read/Write | Battery Regulation Voltage: 640mV (default 1)                                                                                                                           |
| B6                   | V <sub>BATREG_4</sub> <sup>(1)</sup>            | Read/Write | Battery Regulation Voltage: 320mV (default 0)                                                                                                                           |
| B5                   | V <sub>BATREG_3</sub> <sup>(1)</sup>            | Read/Write | Battery Regulation Voltage: 160mV (default 0)                                                                                                                           |
| B4                   | V <sub>BATREG_2</sub> <sup>(1)</sup>            | Read/Write | Battery Regulation Voltage: 80mV (default 0)                                                                                                                            |
| B3                   | V <sub>BATREG_1</sub> <sup>(1)</sup>            | Read/Write | Battery Regulation Voltage: 40mV (default 1)                                                                                                                            |
| B2                   | V <sub>BATREG_0</sub> <sup>(1)</sup> Read/Write |            | Battery Regulation Voltage: 20mV (default 1)                                                                                                                            |
| B1 <sup>(4)(5)</sup> | USB_DET_1/EN1                                   | Read Only  | Return USB detection result or pin EN1/EN0 status -                                                                                                                     |
| B0(LSB)              | USB_DET_0/EN0                                   | Read Only  | 00 – DCP detected / EN1=0, EN0=0<br>01 – CDP detected / EN1=0, EN0=1<br>10 – SDP detected / EN1=1, EN0=0<br>11 – Apple/TT or non-standard adaptor detected/EN1=1, EN0=1 |

(1) Charge voltage range is 3.5V—4.44V with the offset of 3.5V and step of 20mV (default 4.2V)

V<sub>BATREG</sub> – Sets the battery regulation voltage

 USB\_DET/EN – Provides status of the D+/D– detection results for spins that include the D+/D– pins or the state of EN1/EN2 for spins that include the EN1/EN2 pins.

#### Register #4

Memory location: 03, Reset state: 0000 0000

| BIT     | NAME Read/Write                      |            | FUNCTION                                               |
|---------|--------------------------------------|------------|--------------------------------------------------------|
| B7(MSB) | I <sub>CHG_4</sub> <sup>(1)(2)</sup> | Read/Write | Charge current 800mA – (default 0)                     |
| B6      | I <sub>CHG_3</sub> <sup>(1)(2)</sup> | Read/Write | Charge current: 400mA – (default 0)                    |
| B5      | I <sub>CHG_2</sub> <sup>(1)(2)</sup> | Read/Write | Charge current: 200mA – (default 0)                    |
| B4      | I <sub>CHG_1</sub> <sup>(1)(2)</sup> | Read/Write | Charge current: 100mA – (default 0)                    |
| B3      | I <sub>CHG_0</sub> <sup>(1)(2)</sup> | Read/Write | Charge current: 50mA – (default 0)                     |
| B2      | I <sub>TERM_2</sub> <sup>(3)</sup>   | Read/Write | Termination current sense threshold: 100mA (default 0) |
| B1      | I <sub>TERM_1</sub> <sup>(3)</sup>   | Read/Write | Termination current sense threshold: 50mA (default 0)  |
| B0(LSB) | I <sub>TERM_0</sub> <sup>(3)</sup>   | Read/Write | Termination current sense threshold: 25mA (default 0)  |

(1) Charge current offset is 500mA and default charge current is 500mA (maximum is 2.0A)

(2) When all bits are 1's, it is external ISET charging mode

(3) Termination threshold voltage offset is 50mA. The default termination current is 50mA if ICHG is selected from I2C. Otherwise, termination is set to 10% in external I\_set mode with +/-10% accuracy.

I<sub>CHG</sub> – Sets the charge current regulation

• ITERM - Sets the current level at which the charger will terminate

## Register #5

Memory location: 04, Reset state: xx00 x010

| BIT     | NAME                        | Read/Write | FUNCTION                                                                                                                                |
|---------|-----------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | LOOP_STATUS1 <sup>(1)</sup> | Read Only  | 00 – No loop is active that slows down timer                                                                                            |
| B6      | LOOP_STATUS0 <sup>(1)</sup> | Read Only  | 01 – V <sub>IN_DPM</sub> regulation loop is active<br>10 – Input current limit loop is active<br>11 – Thermal regulation loop is active |
| B5      | LOW_CHG                     | Read/Write | 0 – Normal charge current set by 03h<br>1 – Low charge current setting 330mA (default 0)                                                |
| B4      | DPDM_EN                     | Read/Write | 0 – Bit returns to 0 after D+/D– detection is performed<br>1 – Force D+/D– detection (default 0)                                        |
| B3      | CE_STATUS                   | Read Only  | 0 – CE low<br>1 – CE high                                                                                                               |
| B2      | VINDPM_2 <sup>(2)</sup>     | Read/Write | Input V <sub>IN-DPM</sub> voltage: 320mV (default 0)                                                                                    |
| B1      | VINDPM_1 <sup>(2)</sup>     | Read/Write | Input V <sub>IN-DPM</sub> voltage: 160mV (default 1)                                                                                    |
| B0(LSB) | VINDPM_0 <sup>(2)</sup>     | Read/Write | Input V <sub>IN-DPM</sub> voltage: 80mV (default 0)                                                                                     |

(1) LOOP\_STATUS bits show if there are any loop is active that slow down the safety timer. If a status occurs, these bits announce the status and do not clear until read. If more than one occurs, the first one is shown

(2) VIN-DPM voltage offset is 4.20V and default  $V_{\text{IN}_{}\text{DPM}}$  threshold is 4.36V.

• LOOP\_STATUS – Provides the status of the active regulation loop. The charge controller allows for only one loop can regulate at a time.

• LOW\_CHG – When set to a '1', the charge current is reduced 330mA independent of the charge current setting in register 0x03. When set to '0', the charge current is set by register 0x03.

- DPDM\_EN Forces a D+/D– detection routine to be executed once a '1' is written. This is independent of the input being supplied.
- <u>CE\_STATUS</u> Provides the status of the <u>CE</u> pin level. If the <u>CE</u> pin is forced high, this bit returns a '1'. If the <u>CE</u> pin is forced low, this bit returns a '0'.

## bq24257 bq24258 SLUSBG0B – FEBRUARY 2013 – REVISED JULY 2013

TEXAS INSTRUMENTS

www.ti.com

## Register #6

Memory location: 05, Reset state: 101x 1xxx

| BIT     | NAME     | Read/Write | FUNCTION                                                                                                                                                                                                                                                                                                                                                           |
|---------|----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B7(MSB) | 2XTMR_EN | Read/Write | 0 – Timer not slowed at any time<br>1 – Timer slowed by 2x when in thermal regulation, VIN_DPM or DPPM (default 1)                                                                                                                                                                                                                                                 |
| B6      | TMR_1    | Read/Write | Safety Timer Time Limit                                                                                                                                                                                                                                                                                                                                            |
| B5      | TMR_2    | Read/Write | 00 – 0.75 hour fast charge<br>01 – 6 hour fast charge (Default 01)<br>10 – 9 hour fast charge<br>11 – Disable safety timers                                                                                                                                                                                                                                        |
| B4      | SYSOFF   | Read/Write | 0 – SYSOFF disabled<br>1 – SYSOFF enabled                                                                                                                                                                                                                                                                                                                          |
| B2      | TS_STAT2 | Read only  | TS Fault Mode:                                                                                                                                                                                                                                                                                                                                                     |
| B1      | TS_STAT1 | Read only  | 000 – Normal, No TS fault                                                                                                                                                                                                                                                                                                                                          |
| B0(LSB) | TS_STAT0 | Read only  | <ul> <li>100 – TS temp &lt; T<sub>COLD</sub> (Charging suspended for JEITA and Standard TS)</li> <li>101 – T<sub>FREEZE</sub> &lt; TS temp &lt; T<sub>COLD</sub> (Charging at 3.9V and 100mA and only for PSE option only)</li> <li>110 – TS temp &lt; T<sub>FREEZE</sub> (Charging suspended for PSE option only)</li> <li>111 – TS open (TS disabled)</li> </ul> |

• **2xTMR\_EN** – When set to a '0', the 2x Timer function is enabled and allows for the timer to be extended if a condition occurs where the charge current is reduced (that is, <sub>VIN\_DPM</sub>, thermal regulation, and so on). When set to a '1', this function is disabled and the normal timer will always be executed independent of the current reduce conditions.

- SYSOFF When set to a '1' and the input is removed, the internal battery FET is turned off in order to reduce the leakage from the BAT pin to less than 1µA. Note that this disconnects the battery from the system. When set to a '0', this function is disabled.
- **TS\_EN** Enables and disables the TS function. When set to a '1' the TS function is disabled otherwise it is enabled. Only applies to spins that have a TS pin.
- **TS\_STAT** Provides status of the TS pin state for spins that have a TS pin.



## www.ti.com Register #7

Memory location: 06, Reset state: 1110 0000 for the bq24258 and 0010 0000 for the bq24257.

| BIT     | NAME               | Read/Write | FUNCTION                                                                       |
|---------|--------------------|------------|--------------------------------------------------------------------------------|
| B7(MSB) | V <sub>OVP_2</sub> | Read/Write | OVP voltage:                                                                   |
| B6      | V <sub>OVP_1</sub> | Read/Write | 000 - 6.0V; 001 - 6.5V; 010 - 7.0V; 011 - 8.0V                                 |
| B5      | V <sub>OVP_0</sub> | Read/Write | 100 – 9.0V; 101 – 9.5V; 110 – 10.0V; 111 –10.5V                                |
| B4      | CLR_VDP            | Read/Write | 0 – Keep D+ voltage source on during DBP charging                              |
|         |                    |            | 1 - Turn off D+ voltage source to release D+ line                              |
| B3      | FORCE_BATDET       | Read/Write | 0 – Enter the battery detection routine only if TERM is true or EN_PTM is true |
|         |                    |            | 1 – Enter the battery detection routine                                        |
| B2      | FORCE_PTM          | Read/Write | 0 – PTM mode is disabled<br>1 – PTM mode is enabled if OTP_EN_PTM=1            |
| B1      | N/A                | Read/Write |                                                                                |
| B0(LSB) | N/A                | Read/Write |                                                                                |

• V<sub>OVP</sub> – Sets the OVP level

CLR\_VDP – When the D+/D- detection has finished, some cases require the D+ pin to force a voltage of 0.6V. This bit allows the system to clear the voltage prior to any communication on the D+/D- pins. A '1' clears the voltage at the D+ pin if present.

• **FORCE\_BATDET** – Forces battery detection and provides status of the battery presence. A logic '1' enables this function.

FORCE\_PTM – Puts the device in production test mode (PTM) where the input current limit is disabled. Note
that a battery must not be present prior to using this function. Otherwise the function will not be allowed to
execute. A logic '1' enables the PTM function.

## **APPLICATION INFORMATION**

#### **Inductor Selection**

The inductor selection depends on the application requirements. The bq2425x is designed to operate at around 1  $\mu$ H. The value will have an effect on efficiency, and the ripple requirements, stability of the charger, package size, and DCR of the inductor. The 1  $\mu$ H inductor provides a good tradeoff between size and efficiency and ripple.

Once the inductance has been selected, the peak current is needed in order to choose the saturation current rating of the inductor. Make sure that the saturation current is always greater than or equal to the calculated  $I_{PEAK}$ . The following equation can be used to calculate the current ripple

$$\Delta I_{L} = \{VBAT (VIN - VBAT)\}/(VIN \times fs \times L)$$

Then use current ripple to calculate the peak current as follows:

$$I_{PEAK} = I_{LOAD} \times (1 + \Delta I_L/2)$$

In this design example, the regulation voltage is set to 4.2 V, the input voltage is 5 V and the inductance is selected to be 1  $\mu$ H. The maximum charge current that can be used in this application is 1 A and can be set by I2C command. The peak current is needed in order to choose the saturation current rating of the inductor. Using equation 6 and 7,  $\Delta_{IL}$  is calculated to be 0.224 A and the inductor peak current is 1.112 A. A 22  $\mu$ F BAT cap is needed and 1  $\mu$ F SYS cap is needed on the system trace.

The default settings for external fast charge current and external setting of current limit are chosen to be  $I_{FC} = 500$  mA and  $I_{LIM} = 1$  A.  $R_{ISET}$  and  $R_{ILIM}$  need to be calculated using Equation 1 and Equation 2.

The fast charge current resistor ( $R_{ISET}$ ) can be set as follows:

$$R_{ISFT} = 250/0.5A = 500 \Omega$$

 $R_{ILIM} = 270/1A = 270 \ \Omega$ 

The input current limit resistor (R<sub>ILIM</sub>) can be set as follows:

The external settings of 
$$V_{IN\_DPM}$$
 can be designed by calculating R1 and R2 according to equation 3 in this data sheet and the typical application circuit.  $V_{IN\_DPM}$  should be chosen first along with R1.  $V_{IN\_DPM}$  is chosen to be 4.6 V and R1 is set to 274K $\Omega$  in this design example. Using Equation 3, the value of R2 is calculated to be 100 K $\Omega$ .

In this design example, the application needs to be JEITA compliant. Thus,  $T_{COLD}$  must be 0°C and  $T_{HOT}$  must be 60°C. If an NTC resistor is chosen such that the beta is 4500 K and the nominal resistance is 13 K $\Omega$ , the calculated R2 and R3 values are 5 K $\Omega$  and 8.8 K $\Omega$  respectively. These results are obtained from Equation 4 and Equation 5.

## Layout Guidelines

- 1. Place the BOOT, PMID, IN, BAT, and LDO capacitors as close as possible to the IC for optimal performance.
- 2. Connect the inductor as close as possible to the SW pin, and the SYS/CSIN cap as close as possible to the inductor minimizing noise in the path.
- 3. Place a 1-µF PMID capacitor as close as possible to the PMID and PGND pins, making the high frequency current loop area as small as possible.
- 4. The local bypass capacitor from SYS/CSIN to GND must be connected between the SYS/CSIN pin and PGND of the IC. This minimizes the current path loop area from the SW pin through the LC filter and back to the PGND pin.
- Place all decoupling capacitors close to their respective IC pins and as close as possible to PGND (do not place components such that routing interrupts power-stage currents). All small control signals must be routed away from the high-current paths.
- 6. To reduce noise coupling, use a ground plane if possible, to isolate the noisy traces from spreading its noise all over the board. Put vias inside the PGND pads for the IC.
- 7. The high-current charge paths into IN, Micro-USB, BAT, SYS/CSIN, and from the SW pins must be sized appropriately for the maximum charge current to avoid voltage drops in these traces.
- 8. For high-current applications, the balls for the power paths must be connected to as much copper in the board as possible. This allows better thermal performance because the board conducts heat away from the IC.



(6) (7)

(8)

(9)





Figure 23. Recommended bq2425x PCB Layout for WCSP Package



## PACKAGE SUMMARY



0-Pin A1 Marker, TI-TI Letters, YM- Year Month Date Code, LLLL-Lot Trace Code, S-Assembly Site Code

The bq2425x devices are available in a 30-bump chip scale package (YFF, NanoFree™). The package dimensions are:

#### D - 2.427mm ±0.035mm

E – 2.027mm ±0.035mm

## **REVISION HISTORY**

| Changes from Original (February 2013) to Revision A |      |  |  |  |  |  |
|-----------------------------------------------------|------|--|--|--|--|--|
| Changed from a Product Brief to full data sheet     |      |  |  |  |  |  |
| Changes from Revision A (March 2013) to Revision B  | Page |  |  |  |  |  |
|                                                     |      |  |  |  |  |  |



7-Jul-2013

## **PACKAGING INFORMATION**

| Orderable Device | Status  | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty  | (2)                        |                  | (3)                 |              | (4/5)          |         |
| BQ24257RGER      | ACTIVE  | VQFN         | RGE     | 24   | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ24257        | Samples |
| BQ24257RGET      | ACTIVE  | VQFN         | RGE     | 24   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | BQ24257        | Samples |
| BQ24257YFFR      | PREVIEW | DSBGA        | YFF     | 30   | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | BQ24257        |         |
| BQ24257YFFT      | PREVIEW | DSBGA        | YFF     | 30   | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU           | Level-1-260C-UNLIM  | -40 to 85    | BQ24257        |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



7-Jul-2013

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| BQ24257RGER                 | VQFN            | RGE                | 24 | 3000 | 330.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |
| BQ24257RGET                 | VQFN            | RGE                | 24 | 250  | 180.0                    | 12.4                     | 4.25       | 4.25       | 1.15       | 8.0        | 12.0      | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

6-Jul-2013



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| BQ24257RGER | VQFN         | RGE             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| BQ24257RGET | VQFN         | RGE             | 24   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-Leads (QFN) package configuration.
- D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. F. Falls within JEDEC MO-220.
  - TEXAS INSTRUMENTS www.ti.com

4206344-4/AD 04/13

PLASTIC QUAD FLATPACK NO-LEAD

# THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. PIN 1 INDICATOR C 0.30 6 U UU U 24 7 Exposed Thermal Pad 2,70±0,10 C 12 19 18 13 2,70±0,10 · Bottom View Exposed Thermal Pad Dimensions

#### NOTES: A. All linear dimensions are in millimeters

RGE (S-PVQFN-N24)



RGE (S-PVQFN-N24)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs.
  - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>.
  - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
  - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



YFF (R-XBGA-N30)

DIE-SIZE BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- B. This drawing is subject to change without notice.
- C. NanoFree™ package configuration.

PowerPAD is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated