# Single-Phase Voltage Regulator with SVID Interface for Computing Applications

# NCP81210A

The NCP81210A is a high-performance, low-bias current, single-phase regulator with integrated power MOSFETs intended to support a wide range of computing applications. The device is able to deliver up to 18 A TDC output current on an adjustable output with SVID interface. Operating in high switching frequency up to 1.2 MHz allows employing small size inductor and capacitors. The controller makes use of ON Semiconductor's patented high performance RPM operation. RPM control maximizes transient response while allowing for smooth transitions between discontinuous-frequency-scaling operation and continuous-mode full-power operation. The NCP81210A has an ultra-low offset current monitor amplifier with programmable offset compensation for high-accuracy current monitoring.

### Features

- Auto DCM Operation in PS0/PS1
- High Performance RPM Control System
- IMVP8 SVID Support
- Ultra Low Offset IOUT Monitor
- Dynamic VID Feed-Forward
- Programmable Droop Gain
- Zero Droop Capable
- Supports IMVP8 SVID Addresses
- PSYS Input Monitor
- Thermal Monitor
- UltraSonic Operation
- Digitally Controlled Operating Frequency
- QFN40 5 mm × 5 mm Package
- This Device is Pb-Free and is RoHS Compliant

#### Applications

• IMVP8 IA, SA, and GTUS Rails



# **ON Semiconductor®**

#### www.onsemi.com



QFN40 CASE 485DY

### MARKING DIAGRAM



#### **ORDERING INFORMATION**

| Device         | Package            | Shipping <sup>†</sup>  |
|----------------|--------------------|------------------------|
| NCP81210AMNTXG | QFN40<br>(Pb-Free) | 3,000 /<br>Tape & Reel |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D.

1



Figure 1. Block Diagram



Figure 2. Simplified Application Schematic



Figure 3. Pin Configuration

#### Table 1. NCP81206 PIN DESCRIPTIONS

| Pin No. | Symbol  | Description                                                                                                                 |
|---------|---------|-----------------------------------------------------------------------------------------------------------------------------|
| 1       | VR_HOT# | Thermal Logic Output for Over-Temperature Condition on either TSENSE                                                        |
| 2       | SDIO    | Serial VID Data Interface                                                                                                   |
| 3       | ALERT#  | Serial VID ALERT#                                                                                                           |
| 4       | SCLK    | Serial VID Clock                                                                                                            |
| 5       | PGND    | Power Ground. Power Supply Ground Pins, Connected to Source of Internal LS FET                                              |
| 6       | VR_RDY  | VR_RDY Indicates the Controller is Ready to Accept SVID Commands                                                            |
| 7       | VIN     | Input Voltage for HS FET Drain. 22 $\mu F$ or More Ceramic Caps must Bypass this Input to Power Ground. Place Close to Pins |
| 8       | BST     | Provides Bootstrap Voltage for the HS Gate Driver. A Cap is Required from this Pin to SW                                    |
| 9       | GH      | Gate of HS FET                                                                                                              |
| 10      | SW      | Switching Node. Provides a Return Path for the Integrated HS Driver. Internally Connected to the Source of the HS FET       |
| 11      | VIN     | Input Voltage for HS FET Drain. 22 $\mu F$ or More Ceramic Caps must Bypass this Input to Power Ground. Place Close to Pins |
| 12      | VIN     | Input Voltage for HS FET Drain. 22 $\mu F$ or More Ceramic Caps must Bypass this Input to Power Ground. Place Close to Pins |
| 13      | VIN     | Input Voltage for HS FET Drain. 22 $\mu F$ or More Ceramic Caps must Bypass this Input to Power Ground. Place Close to Pins |
| 14      | VIN     | Input Voltage for HS FET Drain. 22 $\mu F$ or More Ceramic Caps must Bypass this Input to Power Ground. Place Close to Pins |
| 15      | PGND    | Power Ground. Power Supply Ground Pins, Connected to Source of Internal LS FET                                              |
| 16      | PGND    | Power Ground. Power Supply Ground Pins, Connected to Source of Internal LS FET                                              |
| 17      | PGND    | Power Ground. Power Supply Ground Pins, Connected to Source of Internal LS FET                                              |
| 18      | PGND    | Power Ground. Power Supply Ground Pins, Connected to Source of Internal LS FET                                              |

### Table 1. NCP81206 PIN DESCRIPTIONS (continued)

| Pin No. | Symbol              | Description                                                                                                                                             |
|---------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 19      | PGND                | Power Ground. Power Supply Ground Pins, Connected to Source of Internal LS FET                                                                          |
| 20      | PGND                | Power Ground. Power Supply Ground Pins, Connected to Source of Internal LS FET                                                                          |
| 21      | SW                  | Switch Node. Pins to be Connected to an External Inductor. These Pins are Interconnection between Internal HS and LS FETs                               |
| 22      | SW                  | Switch Node. Pins to be Connected to an External Inductor. These Pins are Interconnection between Internal HS and LS FETs                               |
| 23      | SW                  | Switch Node. Pins to be Connected to an External Inductor. These Pins are Interconnection between Internal HS and LS FETs                               |
| 24      | GL                  | Gate of LS FET                                                                                                                                          |
| 25      | GL                  | Gate of LS FET                                                                                                                                          |
| 26      | PGND                | Power Ground. Power Supply Ground Pins, Connected to Source of Internal LS FET                                                                          |
| 27      | PVCC                | Voltage Supply of Gate Drivers. A 4.7 $\mu F$ or Larger Ceramic Capacitor Bypasses this Input to GND, Placed as Close to the Pin as Possible            |
| 28      | ICCMAX              | ICCMAX Register Program                                                                                                                                 |
| 29      | TSENSE              | External Temperature Sense Network is Connected to this Pin                                                                                             |
| 30      | DOSC/ADDR/<br>VBOOT | Programming for F <sub>SW</sub> , SVID Address, and V <sub>BOOT</sub> . A Resistor to GND Programs these Values during Start-up, per Look-up Table      |
| 31      | PSYS                | System Power Signal Input. A Resistor to Ground Scales this Signal                                                                                      |
| 32      | VSP                 | Differential Output Voltage Sense Positive                                                                                                              |
| 33      | VSN                 | Differential Output Voltage Sense Negative                                                                                                              |
| 34      | COMP                | Compensation                                                                                                                                            |
| 35      | ILIM                | Current-Limit Program                                                                                                                                   |
| 36      | CSN                 | Differential Current Sense Negative                                                                                                                     |
| 37      | CSP                 | Differential Current Sense Positive                                                                                                                     |
| 38      | IOUT                | IOUT Gain Program                                                                                                                                       |
| 39      | VCC                 | Power Supply Input Pin of Control Circuits. A 1 $\mu\text{F}$ or Larger Ceramic Capacitor Bypasses this Input to Ground, Placed Close to the Controller |
| 40      | EN                  | Enable                                                                                                                                                  |
| 41      | GND                 | Flag. Analog Ground. Ground of Internal Control Circuits                                                                                                |
| 42      | VIN                 | Flag. Input Voltage for HS FET Drain. 22 $\mu F$ or More Ceramic Caps must Bypass this Input to Power Ground. Place Close to Pins                       |
| 43      | PGND                | Flag. Power Ground. Power Supply Ground Pins, Connected to Source of Internal LS FET.                                                                   |
| 44      | GL                  | Flag. Gate of LS FET                                                                                                                                    |

#### **Table 2. ABSOLUTE MAXIMUM RATINGS**

| Rating                                                                      | Symbol                             | Min                   | Max                    | Unit |
|-----------------------------------------------------------------------------|------------------------------------|-----------------------|------------------------|------|
| Power Supply Voltage to PGND                                                | V <sub>VIN</sub>                   | _                     | 30                     | V    |
| Switch Node to PGND                                                         | V <sub>SW</sub>                    | -0.5                  | 35<br>40 (< 50 ns)     | V    |
| Analog Supply Voltage to GND                                                | V <sub>CC</sub> , V <sub>CCP</sub> | -0.3                  | 6.5                    | V    |
| BST to PGND                                                                 | BST_PGND                           | -0.3                  | 33<br>38 (< 50 ns)     | V    |
| BST to SW                                                                   | BST_SW                             | -0.3                  | 6.5                    | V    |
| GH to SW                                                                    | GH                                 | -0.3<br>-2 (< 200 ns) | BST + 0.3              | V    |
| GL to GND                                                                   | GL                                 | _0.3<br>_2 (< 200 ns) | V <sub>CCP</sub> + 0.3 | V    |
| VSN to GND                                                                  | VSN                                | -0.3                  | 0.3                    | V    |
| IOUT                                                                        | IOUT                               | -0.3                  | 2.5                    | V    |
| PGND to GND                                                                 | PGND                               | -0.3                  | 0.3                    | V    |
| Other Pins                                                                  |                                    | -0.3                  | V <sub>CC</sub> + 0.3  | V    |
| Latch Up Current: (Note 1)<br>All Pins, Except Digital Pins<br>Digital Pins | ILU                                | -100<br>-10           | 100<br>10              | mA   |
| Operating Junction Temperature Range                                        | TJ                                 | -10                   | 125                    | °C   |
| Operating Ambient Temperature Range                                         | T <sub>A</sub>                     | -10                   | 100                    | °C   |
| Storage Temperature Range                                                   | T <sub>STG</sub>                   | -40                   | 150                    | °C   |
| Thermal Resistance Junction to Board (Note 2)                               | R <sub>θJB</sub>                   | 8                     | 2                      | °C/W |
| Thermal Resistance Junction to Ambient (Note 2)                             | R <sub>θJA</sub>                   | 21                    | .8                     | °C/W |
| Power Dissipation at $T_A = 25^{\circ}C$ (Note 3)                           | PD                                 | 4.                    | 59                     | W    |
| Moisture Sensitivity Level (Note 4)                                         | MSL                                | 3                     | 3                      | -    |
| ESD Human Body Model                                                        | HBM                                | 2,0                   | 000                    | V    |
| ESD Machine Model                                                           | MM                                 | 20                    | 00                     | V    |
| ESD Charged Device Model                                                    | CDM                                | 1,0                   | 000                    | V    |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Latch up Current per JEDEC standard: JESD78 Class II.

 The thermal resistance values are dependent on the internal losses split between devices and the PCB heat dissipation. This data is based on a typical operation condition with a 4-layer FR-4 PCB board, which as two, 1-ounce copper internal power and ground planes and 2-ounce copper traces on top and bottom layers with approximately 80% copper coverage. No airflow and no heat sink applied (reference EIA/JEDEC 51.7). It also does not account for other heat sources that may be present on the PCB next to the device in question (such as inductors, resistors, etc.)

3. The maximum power dissipation (PD) is dependent on input voltage, output voltage, output current, external components selected, and PCB layout. The reference data is obtained based on  $T_{JMAX} = 125^{\circ}C$  and  $R_{0JA} = 21.8^{\circ}C/W$ . 4. Moisture Sensitivity Level (MSL): 3 per IPC/JEDEC Standard: J–STD–020D.1.

#### Table 3. ELECTRICAL CHARACTERISTICS

(Unless otherwise stated: –10°C <  $T_A$  < 100°C; 4.75 V < VCC < 5.25 V;  $C_{VCC}$  = 0.1  $\mu F)$ 

| Parameter                         | Test Conditions                                             | Min        | Тур            | Max      | Unit    |
|-----------------------------------|-------------------------------------------------------------|------------|----------------|----------|---------|
| BIAS SUPPLY                       |                                                             |            |                |          |         |
| VCC Quiescent Current             | EN = High                                                   | -          | 10             | 13       | mA      |
|                                   | EN = Low                                                    | -          | 20             | 35       | μA      |
|                                   | PS3 (25° Only)                                              | -          | -              | 10       | mA      |
|                                   | PS4 (25° Only)                                              | -          | 165            | -        | μA      |
| VCC UVLO Threshold                | VCC Rising                                                  | -          | -              | 4.5      | V       |
|                                   | VCC Falling                                                 | 4          | -              | -        | V       |
| VCC UVLO Hysteresis               |                                                             | -          | 275            | -        | mV      |
| VIN UVLO Threshold                | VIN Rising                                                  | -          | -              | 4.25     | V       |
|                                   | VIN Falling                                                 | 3.75       | -              | -        | V       |
| VIN UVLO Hysteresis               |                                                             | -          | 680            | -        | mV      |
| ENABLE INPUT                      |                                                             |            |                |          |         |
| Enable High Input Leakage Current | Enable = 0                                                  | -1.0       | 0              | 1.0      | μA      |
| Upper Threshold                   | V <sub>UPPER</sub>                                          | 0.8        | -              | -        | V       |
| Lower Threshold                   | V <sub>LOWER</sub>                                          | -          | -              | 0.3      | V       |
| Enable Hysteresis                 |                                                             | -          | 300            | -        | mV      |
| Enable Delay Time                 | Measure Time from Enable Transitioning<br>HI to VR_RDY High | -          | -              | 2.5      | ms      |
| DAC SLEW RATE                     |                                                             |            |                |          | •       |
| Soft Start Slew Rate              |                                                             | -          | 1/2 SR<br>Fast | -        | mv/μ    |
| Slew Rate Slow                    |                                                             | -          | 1/2 SR<br>Fast | -        | mv/μ    |
| Slew Rate Fast                    |                                                             | -          | 30             | -        | mv/μ    |
| OSCILLATOR                        | •                                                           | •          | •              |          |         |
| Switching Frequency Range         |                                                             | 600        | -              | 1,200    | KHz     |
| Switching Frequency Accuracy      | 600 KHz < F <sub>SW</sub> < 1.2 MHz                         | -10        | -              | 10       | %       |
| ADC                               | •                                                           |            |                |          |         |
| Voltage Range                     |                                                             | 0          | -              | 2        | V       |
| Total Unadjusted Error (TUE)      |                                                             | -1         | -              | +1       | %       |
| Differential Non-Linearity (DNL)  | 8-Bit                                                       | -          | -              | 1        | LSB     |
| Power Supply Sensitivity          |                                                             | -          | ±1             | -        | %       |
| Conversion Time                   |                                                             | -          | 6              | -        | μs      |
| Round Robin                       |                                                             | -          | 55             | _        | μs      |
| IMVP8 DAC                         | +                                                           | •          | •              | •        | 4       |
| System Voltage Accuracy           | 0.75 V ≤ DAC < 1.52 V<br>0.5 V< DAC < .745 V                | -0.5<br>-8 |                | 0.5<br>8 | %<br>mV |
| DOVO                              | 0.25 V < DAC < 0.495 V                                      | –10        | -              | 10       | mV      |
| PSYS                              | <b>D</b> 0010                                               |            |                | 400      |         |
| Input Current Max                 | $R_{PSYS} = 20 \text{ k}\Omega$                             | -          | -              | 100      | μΑ      |
| ADC Resolution                    | 8-Bit                                                       | -          | 0.4            | -        | μA/bi   |
| Register Update Rate              |                                                             | -          | 55             | -        | μs      |
| VR_HOT#                           |                                                             | 1          | 1              | 1        |         |
| Output Low Voltage                |                                                             | -          | -              | 0.3      | V       |
| Output Leakage Current            | High Impedance State                                        | -1.0       | -              | 1.0      | μA      |

#### Table 3. ELECTRICAL CHARACTERISTICS (continued)

(Unless otherwise stated:  $-10^\circ C < T_A < 100^\circ C;$  4.75 V < VCC < 5.25 V;  $C_{VCC}$  = 0.1  $\mu F)$ 

| Parameter                           | Test Conditions                                                                                  | Min  | Тур | Мах  | Unit |
|-------------------------------------|--------------------------------------------------------------------------------------------------|------|-----|------|------|
| TSENSE                              |                                                                                                  |      |     |      |      |
| Alert# Assert Threshold             |                                                                                                  | -    | 491 | -    | mV   |
| Alert# De-Assert Threshold          |                                                                                                  | -    | 513 | -    | mV   |
| VRHOT Assert Threshold              |                                                                                                  | -    | 472 | -    | mV   |
| VRHOT Rising Threshold              |                                                                                                  | -    | 494 | -    | mV   |
| TSENSE Bias Current                 |                                                                                                  | 115  | 120 | 125  | μA   |
| VR_RDY_OUTPUT                       |                                                                                                  |      | 1   |      |      |
| Output Low Saturation Voltage       | I <sub>VR RDY</sub> = 4 mA,                                                                      | -    | -   | 0.3  | V    |
| Rise Time                           | External Pull-Up of 1 k $\Omega$ to 3.3 V,<br>C <sub>TOT</sub> = 45 pF, $\Delta$ Vo = 10% to 90% | -    | 150 | -    | ns   |
| Fall Time                           | External Pull-Up of 1 k $\Omega$ to 3.3 V,<br>C <sub>TOT</sub> = 45 pF, $\Delta$ Vo = 90% to 10% | -    | 150 | -    | ns   |
| Output Voltage at Power-Up          | VRRDY Pulled Up to 5 V via 2 k $\Omega$                                                          | -    | -   | 1.2  | V    |
| Output Leakage Current When High    | VRRDY = 5.0 V                                                                                    | -1.0 | -   | 1.0  | μA   |
| VRRDY Delay (Rising)                | DAC = TARGET to VRRDY                                                                            | -    | -   | 2.5  | ms   |
| VRRDY Delay (Falling)               | From OCP                                                                                         | -    | 0.3 | -    | μs   |
| VRRDY Delay (Falling)               | From OVP                                                                                         | -    | 0.3 | -    | μs   |
| Enable falling to VR_RDY Falling    | Td_Te                                                                                            | -    | -   | 1.5  | μs   |
| DIFFERENTIAL VOLTAGE SENSE A        | MPLIFIER                                                                                         |      | •   | •    |      |
| Input Bias Current                  |                                                                                                  | -2   | -   | 2    | μA   |
| VSP Input Voltage Range             |                                                                                                  | -0.3 | -   | 3.0  | V    |
| VSN Input Voltage Range             |                                                                                                  | -0.3 | -   | 0.3  | V    |
| gm                                  | VSP = 1.2 V                                                                                      | 1.33 | 1.6 | 1.86 | mS   |
| Open loop Gain                      | Load = 1 nF in Series with 1 k $\Omega$ in Parallel with 10 pF to Ground                         | -    | 73  | -    | dB   |
| Source Current                      | Input Differential –200 mV                                                                       | -    | 280 | -    | μA   |
| Sink Current                        | Input Differential 200 mV                                                                        | -    | 280 | -    | μA   |
| –3dB Bandwidth                      | Load = 1 nF in Series with 1 k $\Omega$ in Parallel with 10 pF to Ground                         | _    | 15  | -    | MHz  |
| IOUT                                | •                                                                                                |      |     |      |      |
| Analog Gain Accuracy                |                                                                                                  | -4   | -   | 4    | %    |
| gm                                  |                                                                                                  | 0.96 | 1.0 | 1.04 | mS   |
| IOUT Output Accuracy                |                                                                                                  | -140 | -   | 140  | nA   |
| ADC Voltage Range                   |                                                                                                  | 0    | -   | 2.0  | V    |
| ADC Differential Nonlinearity (DNL) | Highest 8-Bits                                                                                   | -    | -   | 1    | LSB  |
| OUTPUT OVER VOLTAGE & UNDER         | VOLTAGE PROTECTION (OVP & UVP)                                                                   | -    |     |      |      |
| Over Voltage Threshold              | VSP-VSN-VID Setting                                                                              | 360  | -   | 440  | mV   |
| Over Voltage Max Capability         |                                                                                                  | -    | 2   | -    | V    |
| Over Voltage Delay                  | VSP Rising to PWMx Low                                                                           | -    | 400 | -    | ns   |
| Over Voltage VR_RDY Delay           | VSP Rising to VR_RDY Low                                                                         | -    | 400 | -    | ns   |
| Under Voltage Threshold             | VSP-VSN Falling                                                                                  | 225  | 290 | 375  | mV   |
| Under-Voltage Hysteresis            | VSP-VSN Falling/Rising                                                                           | -    | 25  | -    | mV   |
| Under-Voltage Blanking Delay        | VSP-VSN Falling to VR_RDY Falling                                                                | -    | 5   | -    | μs   |

#### Table 3. ELECTRICAL CHARACTERISTICS (continued)

(Unless otherwise stated:  $-10^\circ C < T_A < 100^\circ C;$  4.75 V < VCC < 5.25 V;  $C_{VCC}$  = 0.1  $\mu F)$ 

| Parameter                                 | Test Conditions                                                   | Min   | Тур  | Max   | Unit |
|-------------------------------------------|-------------------------------------------------------------------|-------|------|-------|------|
| DROOP                                     |                                                                   |       |      |       |      |
| gm                                        |                                                                   | 0.96  | 1.0  | 1.04  | mS   |
| Offset Accuracy                           |                                                                   | -1    | -    | 1     | μA   |
| Common Mode Rejection                     | CS1 Input Referred from 0.5 V to 1.2 V                            | 60    | 80   | -     | dB   |
| OVERCURRENT PROTECTION                    |                                                                   | 1     |      |       |      |
| ILIMIT Threshold                          |                                                                   | 1.275 | 1.3  | 1.325 | V    |
| ILIMIT Delay                              |                                                                   | -     | 500  | -     | ns   |
| ILIMIT Gain                               | I <sub>ILIMIT</sub> /(CSP-CSN), CSP-CSN = 20 mV                   | -     | 1.0  | -     | mS   |
| SWN ZCD COMPARATOR                        |                                                                   | 1     |      |       |      |
| Offset Accuracy                           |                                                                   | -1.5  | _    | 1.5   | mV   |
| HIGH-SIDE MOSFET                          |                                                                   |       |      |       |      |
| Drain-to-Source On Resistance             | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 10 A, R <sub>ON H</sub> | -     | 8.0  | -     | mΩ   |
| LOW-SIDE MOSFET                           |                                                                   | ł     |      |       | 4    |
| Drain-to-Source On Resistance             | V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 10 A, R <sub>ON L</sub> | -     | 4.0  | -     | mΩ   |
| HIGH-SIDE GATE DRIVE                      | <u> </u>                                                          |       |      |       |      |
| Pull-High Drive On Resistance             | V <sub>BST</sub> – V <sub>SW</sub> = 5 V, R <sub>DRV HH</sub>     | -     | 1.2  | 2.5   | Ω    |
| Pull-Low Drive On Resistance              | $V_{BST} - V_{SW} = 5 V, R_{DRV HL}$                              | -     | 0.8  | 2.0   | Ω    |
| GH Propagation Delay Time                 | From GL Falling to GH Rising, T <sub>GH d</sub>                   | -     | 23   | 35    | ns   |
| GH Rise Time                              | TGH R                                                             | -     | 9    | 20    | ns   |
| GH Fall Time                              | TGH F                                                             | -     | 9    | 20    | ns   |
| GH Pull-Down Resistance                   | V <sub>BST</sub> – V <sub>SW</sub> = 0 V                          | -     | 292  | -     | kΩ   |
| LOW-SIDE GATE DRIVE                       |                                                                   |       |      |       |      |
| Pull-High Drive On Resistance             | V <sub>CCP</sub> – V <sub>PGND</sub> = 5 V, R <sub>DRV LH</sub>   | -     | 0.9  | 2.5   | Ω    |
| Pull-Low Drive On Resistance              | $V_{CCP} - V_{PGND} = 5 V, R_{DRV LL}$                            | -     | 0.4  | 1.25  | Ω    |
| GL Propagation Delay Time                 | From GH Falling to GL Rising, T <sub>GL d</sub>                   | -     | 11   | 35    | ns   |
| GL Rise Time                              | TGL R                                                             | -     | 9    | 20    | ns   |
| GL Fall Time                              | <br>TGL_F                                                         | _     | 11   | 20    | ns   |
| SW TO PGND RESISTANCE                     | _                                                                 |       |      |       |      |
| SW to PGND Pull-Down Resistance           | R <sub>SW</sub> (Note 1)                                          | -     | 2    | _     | kΩ   |
| BOOTSTRAP RECTIFIER SWITCH                | Sw ( )                                                            |       |      |       |      |
| Output Low Resistance                     | EN = L or EN = H and DRVL = H, R <sub>on BST</sub>                | 5     | 13   | 21    | Ω    |
| SCLK, SDIO                                | , <u>ur</u> bu                                                    |       |      |       |      |
| V <sub>IL</sub>                           | Input Low Voltage                                                 | _     | _    | 0.45  | V    |
| Vih                                       | Input High Voltage                                                | 0.65  | _    | _     | V    |
| V <sub>OH</sub>                           | Output High Voltage                                               | _     | 1.05 | _     | V    |
| Ron                                       | Buffer on Resistance SDA, ALERT#, and VRHOT                       | -     | 4    | 13    | Ω    |
| Leakage Current                           |                                                                   | -100  | _    | 100   | μA   |
| VR Clock to Data Delay (T <sub>CO</sub> ) |                                                                   | 2     | _    | 12    | ns   |
| Setup Time (T <sub>SU</sub> )             |                                                                   | 7     | _    | -     | ns   |
| Hold Time (T <sub>HLD</sub> )             |                                                                   | 14    | _    | _     | ns   |
| Pad Capacitance                           | @ 25° Only                                                        | _     | 4.0  | _     | pF   |
|                                           | - ,                                                               |       |      | ļ     | ·    |

1. Guaranteed by design, not tested in production. 2.  $T_J = 25^{\circ}C$ 



NOTE: Timing is referenced to the 10% and the 90% points, unless otherwise stated.

Figure 4. Driver Timing Diagram

#### Table 4. IMVP8 VID CODES

| VID7 | VID6 | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | Voltage (V) | Hex      |
|------|------|------|------|------|------|------|------|-------------|----------|
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    | OFF         | 00       |
| 0    | 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0.25000     | 01       |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0.25500     | 02       |
| 0    | 0    | 0    | 0    | 0    | 0    | 1    | 1    | 0.26000     | 03       |
| 0    | 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0.26500     | 04       |
| 0    | 0    | 0    | 0    | 0    | 1    | 0    | 1    | 0.27000     | 05       |
| 0    | 0    | 0    | 0    | 0    | 1    | 1    | 0    | 0.27500     | 06       |
| 0    | 0    | 0    | 0    | 0    | 1    | 1    | 1    | 0.28000     | 07       |
| 0    | 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0.28500     | 08       |
| 0    | 0    | 0    | 0    | 1    | 0    | 0    | 1    | 0.29000     | 09       |
| 0    | 0    | 0    | 0    | 1    | 0    | 1    | 0    | 0.29500     | 0A       |
| 0    | 0    | 0    | 0    | 1    | 0    | 1    | 1    | 0.30000     | 0B       |
| 0    | 0    | 0    | 0    | 1    | 1    | 0    | 0    | 0.30500     | 0C       |
| 0    | 0    | 0    | 0    | 1    | 1    | 0    | 1    | 0.31000     | 0D       |
| 0    | 0    | 0    | 0    | 1    | 1    | 1    | 0    | 0.31500     | 0E       |
| 0    | 0    | 0    | 0    | 1    | 1    | 1    | 1    | 0.32000     | 0F       |
| 0    | 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0.32500     | 10       |
| 0    | 0    | 0    | 1    | 0    | 0    | 0    | 1    | 0.33000     | 10       |
| 0    | 0    | 0    | 1    | 0    | 0    | 1    | 0    | 0.33500     | 12       |
| 0    | 0    | 0    | 1    | 0    | 0    | 1    | 1    | 0.34000     | 12       |
| 0    | 0    | 0    | 1    | 0    | 1    | 0    | 0    | 0.34500     | 13       |
| 0    | 0    | 0    | 1    | 0    | 1    | 0    | 1    | 0.35000     | 14       |
| 0    | 0    | 0    | 1    | 0    | 1    | 1    | 0    | 0.35500     | 15       |
|      | 0    | 0    |      | 0    |      | 1    | 1    |             | 10       |
| 0    | 0    | 0    | 1    |      | 1    | 0    |      | 0.36000     |          |
| 0    |      |      | 1    | 1    | 0    |      | 0    | 0.36500     | 18       |
| 0    | 0    | 0    | 1    | 1    | 0    | 0    | 0    | 0.37000     | 19<br>1A |
|      |      |      |      |      |      |      |      |             |          |
| 0    | 0    | 0    | 1    | 1    | 0    | 1    | 1    | 0.38000     | 1B       |
| 0    | 0    | 0    | 1    | 1    | 1    | 0    | 0    | 0.38500     | 10       |
| 0    | 0    | 0    | 1    | 1    | 1    | 0    | 1    | 0.39000     | 1D       |
| 0    | 0    | 0    | 1    | 1    | 1    | 1    | 0    | 0.39500     | 1E       |
| 0    | 0    | 0    | 1    | 1    | 1    | 1    | 1    | 0.40000     | 1F       |
| 0    | 0    | 1    | 0    | 0    | 0    | 0    | 0    | 0.40500     | 20       |
| 0    | 0    | 1    | 0    | 0    | 0    | 0    | 1    | 0.41000     | 21       |
| 0    | 0    | 1    | 0    | 0    | 0    | 1    | 0    | 0.41500     | 22       |
| 0    | 0    | 1    | 0    | 0    | 0    | 1    | 1    | 0.42000     | 23       |
| 0    | 0    | 1    | 0    | 0    | 1    | 0    | 0    | 0.42500     | 24       |
| 0    | 0    | 1    | 0    | 0    | 1    | 0    | 1    | 0.43000     | 25       |
| 0    | 0    | 1    | 0    | 0    | 1    | 1    | 0    | 0.43500     | 26       |
| 0    | 0    | 1    | 0    | 0    | 1    | 1    | 1    | 0.44000     | 27       |
| 0    | 0    | 1    | 0    | 1    | 0    | 0    | 0    | 0.44500     | 28       |
| 0    | 0    | 1    | 0    | 1    | 0    | 0    | 1    | 0.45000     | 29       |
| 0    | 0    | 1    | 0    | 1    | 0    | 1    | 0    | 0.45500     | 2A       |
| 0    | 0    | 1    | 0    | 1    | 0    | 1    | 1    | 0.46000     | 2B       |
| 0    | 0    | 1    | 0    | 1    | 1    | 0    | 0    | 0.46500     | 2C       |
| 0    | 0    | 1    | 0    | 1    | 1    | 0    | 1    | 0.47000     | 2D       |
| 0    | 0    | 1    | 0    | 1    | 1    | 1    | 0    | 0.47500     | 2E       |
| 0    | 0    | 1    | 0    | 1    | 1    | 1    | 1    | 0.48000     | 2F       |
| 0    | 0    | 1    | 1    | 0    | 0    | 0    | 0    | 0.48500     | 30       |
| 0    | 0    | 1    | 1    | 0    | 0    | 0    | 1    | 0.49000     | 31       |
| 0    | 0    | 1    | 1    | 0    | 0    | 1    | 0    | 0.49500     | 32       |
| 0    | 0    | 1    | 1    | 0    | 0    | 1    | 1    | 0.50000     | 33       |

#### VID7 VID6 VID5 VID4 VID3 VID2 VID1 VIDO Voltage (V) Hex 0.50500 0.51000 0.51500 0.52000 0.52500 0.53000 0.53500 ЗA ЗB 0.54000 0.54500 ЗC 0.55000 ЗD 0.55500 ЗE 0.56000 3F 0.56500 0.57000 0.57500 0.58000 0.58500 0.59000 0.59500 0.60000 0.60500 0.61000 0.61500 4A 0.62000 4B 0.62500 4C 0.63000 4D 4E 0.63500 4F 0.64000 0.64500 0.65000 0.65500 0.66000 0.66500 0.67000 0.67500 0.68000 0.68500 0.69000 0.69500 5A 0.70000 5B 0.70500 5C 0.71000 5D 0.71500 5E 0.72000 5F 0.72500 0.73000 0.73500 0.74000 0.74500 0.75000 0.75500 0.76000

#### VID7 VID6 VID5 VID4 VID3 VID2 VID1 VIDO Voltage (V) Hex 0.76500 0.77000 0.77500 6A 6B 0.78000 0.78500 6C 0.79000 6D 0.79500 6E 6F 0.80000 0.80500 0.81000 0.81500 0.82000 0.82500 0.83000 0.83500 0.84000 0.84500 0.85000 0.85500 7A 0.86000 7B 0.86500 7C 0.87000 7D 7E 0.87500 0.88000 7F 0.88500 0.89000 0.89500 0.90000 0.90500 0.91000 0.91500 0.92000 0.92500 0.93000 0.93500 8A 8B 0.94000 8C 0.94500 0.95000 8D 0.95500 8E 0.96000 8F 0.96500 0.97000 0.97500 0.98000 0.98500 0.99000 0.99500 1.00000 1.00500 1.01000 1.01500 9A 1.02000 9B

#### VID7 VID6 VID5 VID4 VID3 VID2 VID1 VIDO Voltage (V) Hex 1.02500 9C 9D 1.03000 1.03500 9E 9F 1.04000 1.04500 A0 1.05000 A1 1.05500 A2 AЗ 1.06000 1.06500 A4 1.07000 A5 1.07500 A6 1.08000 A7 1.08500 A8 1.09000 A9 1.09500 AA 1.10000 AB 1.10500 AC 1.11000 AD 1.11500 AE AF 1.12000 1.12500 B0 1.13000 B1 B2 1.13500 1.14000 B3 B4 1.14500 1.15000 B5 1.15500 B6 B7 1.16000 1.16500 B8 B9 1.17000 1.17500 ΒA BB 1.18000 BC 1.18500 BD 1.19000 1.19500 ΒE BF 1.20000 C0 1.20500 1.21000 C1 1.21500 C2 1.22000 СЗ 1.22500 C4 1.23000 C5 1.23500 C6 1.24000 C7 C8 1.24500 1.25000 C9 1.25500 CA 1.26000 CB CC 1.26500 1.27000 CD 1.27500 CE 1.28000 CF

#### VID7 VID6 VID5 VID4 VID3 VID2 VID1 VIDO Voltage (V) Hex 1.28500 D0 1.29000 D1 1.29500 D2 D3 1.30000 1.30500 D4 1.31000 D5 1.31500 D6 D7 1.32000 1.32500 D8 1.33000 D9 1.33500 DA DB 1.34000 1.34500 DC DD 1.35000 1.35500 DE 1.36000 DF 1.36500 E0 1.37000 E1 1.37500 E2 1.38000 E3 1.38500 E4 1.39000 E5 E6 1.39500 1.40000 E7 1.40500 E8 1.41000 E9 1.41500 ΕA 1.42000 EΒ EC 1.42500 ED 1.43000 1.43500 EE EF 1.44000 F0 1.44500 F1 1.45000 1.45500 F2 F3 1.46000 F4 1.46500 1.47000 F5 F6 1.47500 F7 1.48000 1.48500 F8 1.49000 F9 1.49500 FA 1.50000 FB FC 1.50500 1.51000 FD 1.51500 FE 1.52000 FF





#### Table 5. START-UP TIMING

|    | Minimum | Typical | Maximum  |
|----|---------|---------|----------|
| TA | -       | -       | 2.5 ms   |
| ТВ | -       | -       | VID/Slow |
| TD | 0 μs    | -       | 1 μs     |
| TE | -       | 500 ns  | _        |

#### CPU Driving, Single Data Rate



VR Driving, Single Data Rate



 $\begin{array}{l} T_{CO\_VR} = Clock \ to \ Data \ Delay \ in \ VR \\ t_{SU} = T - 2 \cdot T_{FLY} - T_{CO\_VR} \\ t_{HLD} = 2 \cdot T_{FLY} + T_{CO\_VR} \\ T_{FLY} - Propagation \ Time \ on \ Serial \ VID \ Bus \end{array}$ 



#### Table 6. STATE TRUTH TABLE

| State                                                              | VR_RDY Pin                                                | Error AMP<br>Comp Pin | OVP & UVP       | Method<br>of Reset |
|--------------------------------------------------------------------|-----------------------------------------------------------|-----------------------|-----------------|--------------------|
| <b>POR</b><br>0 < VCC < UVLO                                       | N/A                                                       | N/A                   | N/A             |                    |
| <b>Disabled</b><br>EN < Threshold<br>UVLO > Threshold              | Low                                                       | Low                   | Disabled        |                    |
| Start-Up Delay & Calibration<br>EN > Threshold<br>UVLO > Threshold | Low                                                       | Low                   | Disabled        |                    |
| <b>Soft Start</b><br>EN > Threshold<br>UVLO > Threshold            | Low                                                       | Operational           | Active/No Latch |                    |
| Normal Operation<br>EN > Threshold<br>UVLO > Threshold             | High                                                      | Operational           | Active/Latching | N/A                |
| Over Voltage                                                       | Low                                                       | N/A                   | DAC + 150 mV    |                    |
| Over Current                                                       | Low                                                       | Operational           | Last DAC Code   |                    |
| VID Code = 00h                                                     | Low: if Reg34h: bit 0 = 0;<br>High: if Reg34h: bit 0 = 1; | Clamped at 0.9 V      | Disabled        |                    |

| Index   | Name                       | Description                                                                                                                                                                                                                                                                                                             | Access | Default |
|---------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|
| VOLTAGE | E RAIL REGISTER            | SET                                                                                                                                                                                                                                                                                                                     |        |         |
| 00h     | Vendor ID                  | Uniquely identifies the VR vendor. The vendor ID assigned by Intel to ON Semiconductor is 0x1Ah                                                                                                                                                                                                                         | R      | 1Ah     |
| 01h     | Product ID                 | Uniquely identifies the VR product. The VR vendor assigns this number.<br>2Ah = NCP81210A                                                                                                                                                                                                                               | R      | 2Ah     |
| 02h     | Product<br>Revision        | Uniquely identifies the revision or stepping of the VR control IC. The VR vendor assigns this data.                                                                                                                                                                                                                     | R      |         |
| 05h     | Protocol ID                | Identifies the SVID Protocol the controller supports. 05h = IMVP8                                                                                                                                                                                                                                                       | R      | 05h     |
| 06h     | Capability                 | Informs the Master of the controller's Capabilities<br>Bit 0 = lout ADC (15h) = 1<br>Bit 1 = Vout ADC (16h) = 0<br>Bit 2 = Pout ADC (18h) = 0<br>Bit 3 = I input ADC (19h) = 0<br>Bit 4 = V input ADC (1Ah) = 1<br>Bit 5 = P input ADC (1Bh) = 0<br>Bit 6 = temperature ADC (17h) = 1<br>Bit 7 = 1 if (15h) is lout = 1 | R      | D1h     |
| 10h     | Status_1                   | Data register read after the ALERT# signal is asserted.<br>Conveying the status of the VR.                                                                                                                                                                                                                              | R      | 00h     |
| 11h     | Status_2                   | Data register showing optional status_2 data.                                                                                                                                                                                                                                                                           | R      | 00h     |
| 12h     | Temp Zone                  | Data register showing temperature zones the system is operating in                                                                                                                                                                                                                                                      | R      | 00h     |
| 15h     | I_out                      | 8 bit binary word ADC of current. This register reads 0xFF when the<br>output current is at lcc_Max                                                                                                                                                                                                                     | R      |         |
| 16h     | V_out                      | 8 bit binary word ADC of output voltage, measured between VSP and VSN. LSB size is 15.625 mV                                                                                                                                                                                                                            | R      |         |
| 17h     | VR_Temp                    | 8 bit binary word ADC of voltage. Binary format in deg C, IE 100C = 64h.<br>A value of 00h indicates this function is not supported                                                                                                                                                                                     | R      |         |
| 18h     | P_out                      | 8 bit binary word representative of output power. The output voltage is multiplied by the output current value and the result is stored in this register. A value of 00h indicates this function is not supported                                                                                                       | R      | 01h     |
| 1Ch     | Status 2 Last<br>Read      | When the status 2 register is read its contents are copied into this register. The format is the same as the Status 2 Register.                                                                                                                                                                                         | R      | 00h     |
| 21h     | Icc_Max                    | Data register containing the ICC_Max the platform supports. The value is measured on the ICCMAX pin on power up and placed in this register. From that point on the register is read only.                                                                                                                              | R      | 00h     |
| 22h     | Temp_Max                   | Data register containing the max temperature the platform supports and the level VR_hot asserts. This value defaults to 100°C and programmable over the SVID Interface                                                                                                                                                  | R/W    | 64h     |
| 24h     | SR_Fast                    | Slew Rate for SetVID_fast commands. Binary format in mV/ $\mu s.$                                                                                                                                                                                                                                                       | R      | 0Ah     |
| 25h     | SR_Slow                    | Slew Rate for SetVID_slow commands. Binary format in mV/ $\mu$ s.                                                                                                                                                                                                                                                       | R      |         |
| 26h     | VBOOT                      | The VBOOT is resistor programmed at start-up. The controller will ramp to VBOOT and hold at VBOOT until it receives a new SVID SetVID command to move to a different voltage.                                                                                                                                           | R      | 00h     |
| 2A      | Slow Slew<br>Rate Selector | 01 = Fast/2; 02 = Fast/4; 04 = Fast/8; 08 = Fast/16<br>Default is Fast/2                                                                                                                                                                                                                                                | RW     | 01h     |
| 2B      | PS4 Exit<br>Latency        | Time in us from ACK of SetVID until voltage begins to ramp                                                                                                                                                                                                                                                              | R      |         |
| 2C      | PS3 Exit<br>Latency        | Time in us from Ack of SetVID/SetPS until VR is capable of supplying max current of commanded PS state. X/16 * $2^Y$ ; X = lower nibble, Y = upper nibble                                                                                                                                                               | R      |         |
| 2D      | EN to SVID<br>Ready        | Latency from EN assertion to VR ready to accept SVID command                                                                                                                                                                                                                                                            | R      |         |
| 30h     | Vout_Max                   | Programmed by master and sets the maximum VID the VR will support. If<br>a higher VID code is received, the VR should respond with "not supported"<br>acknowledge. IMVP8 VID format.                                                                                                                                    | RW     | B5h     |

### Table 7. SUPPORTED SVID REGISTERS AND DEFAULT VALUES

| Index  | Name                    | Description                                                                                                                                                                                                                                                                                                      | Access | Default |
|--------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------|
| VOLTAG | E RAIL REGISTER         | I SET                                                                                                                                                                                                                                                                                                            | •      |         |
| 31h    | VID Setting             | Data register containing currently programmed VID voltage. VID data format.                                                                                                                                                                                                                                      | RW     | 00h     |
| 32h    | Pwr State               | Register containing the current programmed power state.                                                                                                                                                                                                                                                          | RW     | 00h     |
| 33h    | Offset                  | Sets offset in VID steps added to the VID setting for voltage margining.<br>Bit 7 is sign bit, 0 = positive margin, 1 = negative margin. Remaining<br>7 BITS are # VID steps for margin 2 s complement.<br>00h = No margin<br>01h = +1 VID step<br>02h = +2 VID steps<br>FFh = -1 VID step<br>FEh = -2 VID steps | RW     | 00h     |
| 34h    | MultiVR<br>Config       |                                                                                                                                                                                                                                                                                                                  | RW     |         |
| 42h    | IVID1-VID               | Eventually CPU programmed                                                                                                                                                                                                                                                                                        | RW     | 00      |
| 43h    | IVID1–I                 | VR's max single-phase current capability                                                                                                                                                                                                                                                                         | RW     |         |
| 44h    | IVID2-VID               | Eventually CPU programmed                                                                                                                                                                                                                                                                                        | RW     | 00      |
| 45h    | IVID2–I                 | Threshold current for adding/removing 2 <sup>nd</sup> phase                                                                                                                                                                                                                                                      | RW     |         |
| 46h    | IVID3-VID               | Eventually CPU programmed                                                                                                                                                                                                                                                                                        | RW     | 00      |
| 47h    | IVID3–I                 | CCM/DCM threshold current                                                                                                                                                                                                                                                                                        | RW     |         |
| DOMAIN | 0Dh REQUIRED F          | REGISTERS                                                                                                                                                                                                                                                                                                        |        |         |
| 00h    | Vendor ID               | Uniquely identifies the VR vendor. The vendor ID assigned by Intel to ON Semiconductor is 0x1Ah                                                                                                                                                                                                                  | R      | 1Ah     |
| 01h    | Product ID              | Uniquely identifies the VR product. The VR vendor assigns this number.<br>2Ah = NCP81210A                                                                                                                                                                                                                        | R      | 2Ah     |
| 02h    | Product<br>Revision     | Uniquely identifies the revision or stepping of the VR control IC.<br>The VR vendor assigns this data.                                                                                                                                                                                                           | R      |         |
| 03h    | Product Date<br>Code ID |                                                                                                                                                                                                                                                                                                                  | R      |         |
| 05h    | Protocol ID             | Identifies the SVID Protocol the controller supports. 05h = IMVP8                                                                                                                                                                                                                                                | R      | 05h     |
| 10h    | Status_1                | Data register read after the ALERT# signal is asserted.<br>Conveying the status of the VR.                                                                                                                                                                                                                       | R      | 00h     |
| 11h    | Status_2                | Data register showing optional status_2 data.                                                                                                                                                                                                                                                                    | R      | 00h     |
| 1Bh    | Input Power             | Required for Input Power Domain SVID Address 0Dh                                                                                                                                                                                                                                                                 | R      |         |
| 2Eh    | Pin Max                 | Input Power Sensor Scaling                                                                                                                                                                                                                                                                                       | RW     | FFh     |

### Table 7. SUPPORTED SVID REGISTERS AND DEFAULT VALUES (continued)

### GENERAL

The NCP81210A is a single phase IMVP8 SVID controller with a built in gate driver. The controller makes use of a digitally enhanced high performance current mode RPM control method that provides excellent transient response while minimizing transient aliasing. The average operating frequency is digitally stabilized to remove frequency drift under all continuous mode operating conditions. At light load the NCP81210A automatically transitions into DCM operation to save power.

#### Serial VID Interface (SVID)

The Serial VID Interface (SVID Interface) is a 3 wire digital interface used to transfer power management

information between the CPU (Master) and the NCP81210A (Slave). The 3 wires are clock (SCLK), data (SDIO) and ALERT#. The SCLK is unidirectional and generated by the master. The SDIO is bi-directional, used for transferring data from the CPU to the NCP81210A and from the NCP81210A to the CPU. The ALERT# is an open drain output from the NCP81210A to signal to the master that the Status Register should be read.

SCLK, SDIO and ALERT# should be terminated per SVID Specification requirement. The SVID bus can operate up to a max frequency of 43 MHz.

VID code change is supported by SVID interface with three options as below:

| Option       | SVID Command Code | Feature Description                                        | Register Address<br>(Indicating the Slew Rate of<br>VID Code Change) |
|--------------|-------------------|------------------------------------------------------------|----------------------------------------------------------------------|
| SetVID_Fast  | 01h               | Selectable Slew Rate                                       | 24h                                                                  |
| SetVID_Slow  | 02h               | Fast_SR/2: Default<br>Fast_SR/4<br>Fast_SR/8<br>Fast_SR/16 | 25h                                                                  |
| SetVID_Decay | 03h               | No Control, VID Code Down                                  | N/A                                                                  |

#### Table 8. VID CODE CHANGE

# Switching Frequency, SVID Address, and Boot Voltage Programming

 $F_{SW}$ , address, and VBOOT are during power up on a single pin. A 10  $\mu$ A current is sourced from the pin and the resulting voltage is measured. This is compared with the

thresholds and the corresponding values for  $F_{SW}$ , VBOOT, and SVID address are configured. These values are programmed on power up and cannot be changed after the initial power up sequence is complete.

#### Table 9. SWITCHING FREQUENCY

|    | Resistor | F <sub>SW</sub> | Address | VBOOT  |
|----|----------|-----------------|---------|--------|
| 1  | 10 kΩ    | 1.2 MHz         | 0       | 0 V    |
| 2  | 13 kΩ    | 1.1 MHz         | 0       | 0 V    |
| 3  | 16 kΩ    | 1.0 MHz         | 0       | 0 V    |
| 4  | 19.2 kΩ  | 900 kHz         | 0       | 0 V    |
| 5  | 22.5 kΩ  | 800 kHz         | 0       | 0 V    |
| 6  | 26 kΩ    | 700 kHz         | 0       | 0 V    |
| 7  | 29.6 kΩ  | 600 kHz         | 0       | 0 V    |
| 8  | 33.5 kΩ  | 1.2 MHz         | 1       | 0 V    |
| 9  | 37.4 kΩ  | 1.1 MHz         | 1       | 0 V    |
| 10 | 41.5 kΩ  | 1.0 MHz         | 1       | 0 V    |
| 11 | 45.8 kΩ  | 900 kHz         | 1       | 0 V    |
| 12 | 50.2 kΩ  | 800 kHz         | 1       | 0 V    |
| 13 | 54.8 kΩ  | 700 kHz         | 1       | 0 V    |
| 14 | 59.5 kΩ  | 600 kHz         | 1       | 0 V    |
| 15 | 64.5 kΩ  | 1.2 MHz         | 2       | 1.05 V |
| 16 | 69.6 kΩ  | 1.1 MHz         | 2       | 1.05 V |
| 17 | 75 kΩ    | 1.0 MHz         | 2       | 1.05 V |
| 18 | 80.6 kΩ  | 900 kHz         | 2       | 1.05 V |
| 19 | 86.5 kΩ  | 800 kHz         | 2       | 1.05 V |
| 20 | 92.6 kΩ  | 700 kHz         | 2       | 1.05 V |

#### Table 9. SWITCHING FREQUENCY (continued)

|    | Resistor | F <sub>SW</sub> | Address | VBOOT  |
|----|----------|-----------------|---------|--------|
| 21 | 99 kΩ    | 600 kHz         | 2       | 1.05 V |
| 22 | 105.5 kΩ | 1.2 MHz         | 3       | 0 V    |
| 23 | 112.5 kΩ | 1.1 MHz         | 3       | 0 V    |
| 24 | 119.6 kΩ | 1.0 MHz         | 3       | 0 V    |
| 25 | 127 kΩ   | 900 kHz         | 3       | 0 V    |
| 26 | 134.8 kΩ | 800 kHz         | 3       | 0 V    |
| 27 | 143 kΩ   | 700 kHz         | 3       | 0 V    |
| 28 | 151.4 kΩ | 600 kHz         | 3       | 0 V    |
| 29 | 160.3 kΩ | 700kHz          | 0       | 1.05 V |
| 30 | 169.5 kΩ | 700kHz          | 1       | 1.05 V |
| 31 | 180 kΩ   | 700 kHz         | 2       | 0 V    |
| 32 | 210 kΩ   | 700 kHz         | 3       | 1.05 V |

#### **Remote Sense Error Amplifier**

A high performance, high input impedance, true differential transconductance amplifier is provided to accurately sense the regulator output voltage and provide high bandwidth transient performance. The VSP and VSN inputs should be connected to the regulator's output voltage sense points through filter networks describe in the Droop Compensation and DAC Feed-Forward Compensation sections. The remote sense error amplifier outputs a current proportional to the difference between the output voltage and the DAC voltage:

 $I_{\text{COMP}} \ = \ gm \, \cdot \, \left( V_{\text{DAC}} \, - \, \left( V_{\text{VSP}} \, - \, V_{\text{VSN}} \right) \right) \qquad (\text{eq. 1})$ 

This current is applied to a standard Type II compensation network.

#### Single-Phase Rail Voltage Compensation

The Remote Sense Amplifier outputs a current that is applied to a Type II compensation network formed by external tuning components CLF, RZ and CHF



Figure 7.

#### **Differential Current Feedback Amplifier**

The NCP81210A controller has a low offset, differential amplifier to sense output inductor current. An external low-pass filter can be used to superimpose a reconstruction of the AC inductor current onto the DC current signal sensed across the inductor. The low-pass filter time constant should match the inductor L/DCR time constant by setting the filter pole frequency equal to the zero of the output inductor. This makes the filter AC output mimic the product of AC inductor current and DCR, with the same gain as the filter DC output. It is best to perform fine tuning of the filter pole during transient testing.

$$F_{Z} = \frac{\text{DCR} @ 25^{\circ}\text{C}}{2 \cdot \pi \cdot \text{L}}$$
 (eq. 2)

$$F_{P} = \frac{1}{2 \cdot \pi \cdot \left(\frac{R_{PHSP} \cdot (R_{TH} + R_{CSSP})}{R_{PHSP} + R_{TH} + R_{CSSP}}\right) \cdot C_{CSSP}}$$
(eq. 3)

Forming the low-pass filter with an NTC thermistor ( $R_{TH}$ ) placed near the output inductor, compensates both the DC gain and the filter time constant for the inductor DCR change with temperature. The values of  $R_{PHSP}$  and  $R_{CSSP}$  are set

based on the effect of temperature on both the thermistor and inductor. The CSP and CSN pins are high impedance inputs, but it is recommended that the low-pass filter resistance not exceed 10 k $\Omega$  in order to avoid offset due to leakage current. It is also recommended that the voltage sense element (inductor DCR) be no less than 0.5 m $\Omega$  for sufficient current accuracy. Recommended values for the external filter components are:

$$R_{PHSP} = 7.68 \text{ k}\Omega$$

$$R_{CSSP} = 14.3 \text{ k}\Omega$$

$$R_{TH} = 100 \text{ k}\Omega, \text{ Beta} = 4300$$

$$C_{CSSP} = \frac{C_{PHASE}}{\frac{R_{PHSP} \cdot (R_{TH} + R_{CSSP})}{R_{PHSP} + R_{TH} + R_{CSSP}} \cdot DCR}$$
(eq. 4)

Using 2 parallel capacitors in the low-pass filter allows fine tuning of the pole frequency using commonly available capacitor values.

The DC gain equation for the current sense amplifier output is:

$$\frac{R_{TH} + R_{CSSP}}{R_{PHSP} + R_{TH} + R_{CSSP}} \cdot I_{OUT} \cdot DCR \qquad (eq. 5)$$



V

The amplifier output signal is combined with the COMP and RAMP signals at the PWM comparator inputs to produce the Ramp Pulse Modulation (RPM) PWM signal.

#### PSYS

The PSYS pin is an analog input to the NCP81210A. It is a system input power monitor that facilitates the monitoring of the total platform system power. The system power is sensed at the platform charging device, the NCP81210A facilitates reporting back current and through the SVID interface at address 0Dh. A 20K pull down resistance must be used for scaling of the PSYS information.

To disable the PSYS function the pin should be pulled to 5 V through a resistor, once disabled the NCP81210A will no longer respond to address 0Dh.

#### Load-line Programming (DROOP)

An output load-line is a power supply characteristic wherein the regulated (DC) output voltage decreases by a voltage  $V_{DROOP}$  proportional to load current. This characteristic can reduce the output capacitance required to maintain output voltage within limits during load transients faster than those to which the regulation loop can respond.

In the NCP81210A, a load-line is produced by adding a signal proportional to output load current ( $V_{DROOP}$ ) to the output voltage feedback signal – thereby satisfying the voltage regulator at an output voltage reduced proportional to load current.  $V_{DROOP}$  is developed across a resistance between the VSP pin and the output voltage sense point.





 $V_{DROOP} = R_{DRPSP} \cdot gm \cdot \frac{R_{TH} + R_{CSSP}}{R_{PHSP} + R_{TH} + R_{CSSP}} \cdot I_{OUT} \cdot DCR \qquad (eq. 6)$ 

The loadl-ine is programmed by choosing  $R_{DRPSP}$  such that the ratio of voltage produced across  $R_{DRPSP}$  to output current is equal to the desired load-line.

$$R_{DRPSP} = \frac{\text{Loadline}}{\text{gm} \cdot \text{DCR}} \cdot \frac{R_{PHSP} + R_{TH} + R_{CSSP}}{R_{TH} + R_{CSSP}}$$
(eq. 7)

#### I<sub>CC</sub> Max

The SVID interface provides the platform ICC\_MAX value at register 21h for. A resistor to ground on the IMAX

pin programs these registers at the time the part is enabled. 10  $\mu$ A is sourced from these pins to generate a voltage on the program resistor. The value of the register is 1 A per LSB and is set by the equation below. The resistor value should be no less than 10 kΩ.

ICC\_MAX<sub>21h</sub> = 
$$\frac{R \cdot 10 \ \mu A \cdot 255 \ A}{2 \ V}$$
 (eq. 8)

#### **Programming IOUT**

The IOUT pin sources a current in proportion to the ILIMIT sink current. The voltage on the IOUT pin is monitored by the internal A/D converter and should be

scaled with an external resistor to ground such that a load equal to ICC\_MAX generates a 2 V signal on IOUT. A pull-up resistor from 5 V VCC can be used to offset the IOUT signal positive if needed.







#### Programming the DAC Feed-Forward Filter

The NCP81210A outputs a pulse of current from the VSN pin upon each increment of the internal DAC following a DVID UP command. A parallel RC network inserted into the path from VSN to the output voltage return sense point, VSS\_SENSE, causes these current pulses to temporarily decrease the voltage between VSP and VSN. This causes the output voltage during DVID to be regulated slightly higher, in order to compensate for the response of the Droop function to the inductor current flowing into the charging output capacitors. RFFSP sets the gain of the DAC feed-forward and CFFSP provides the time constant to cancel the time constant of the system per the following equations.  $C_{OUT}$  is the total output capacitance of the system.



#### **Programming the Current Limit**

The current limit threshold is programmed with a resistor (RILIM) from the ILIM pin to ground. The current limit latches the single-phase rail off immediately if the ILIM pin voltage exceeds the ILIM Threshold. Set the value of the

current limit resistor based on the equation shown below. A capacitor can be placed in parallel with the programming resistor to slightly delay activation of the latch if some tolerance of short over-current events is desired.





#### TSENSE

A temperature sense input is provided. A precision current is sourced out the TSENSE pin to generate voltage on the temperature sense network. The voltage on the temperature sense input is sampled by the internal A/D converter. A 100k NTC similar to the VISHAY ERT–J1VS104JA should be used. See the specification table for the thermal sensing voltage thresholds and source current.



Figure 13.

### Ultrasonic Mode

The switching frequency of a rail in DCM will decrease at very light loads. Ultrasonic Mode forces the switching frequency to stay above the audible range.

#### Input Under-Voltage Protection

The controller is protected against under-voltage on the VCC, VCCP, and VFF pins.

#### **Under-Voltage Protection**

Under-voltage protection will shut off the output similar to OCP to protect against short circuits. The threshold is specified in the parametric spec tables and is not adjustable.

#### **Over-Current Protection (OCP)**

A programmable current limit is programmed with a resistor between the ILIM pin and ground. to this resistor is compared to the ILIM Threshold Voltage ( $V_{CL}$ ). If the ILIM pin voltage exceeds the lower Threshold Voltage, an internal latch-off timer starts. When the timer expires, the controller shuts down if the fault is not removed. If the voltage at the ILIM pin exceeds the higher Threshold Voltage, the controller shuts down immediately. To recover from an OCP fault, the EN pin or  $V_{CC}$  voltage must be cycled low.

#### Layout Notes

The NCP81210A has differential voltage and current monitoring. This improves signal integrity and reduces noise issues related to layout for easy design use. To insure proper function there are some general rules to follow. Always place the inductor current sense RC filters as close to the CSN and CSP pins on the controller as possible. Place the VCC decoupling caps as close as possible to the controller VCC pin.

#### **Electrical Layout Considerations**

Good electrical layout is a key to make sure proper operation, high efficiency, and noise reduction. Electrical layout guidelines are:

- *Power Paths:* Use wide and short traces for power paths (such as VIN, VOUT, SW, and PGND) to reduce parasitic inductance and high-frequency loop area. It is also good for efficiency improvement.
- *Power Supply Decoupling:* The device should be well decoupled by input capacitors and input loop area should be a small as possible to reduce parasitic inductance, input voltage spike, and noise emission. Usually, a small low-ESL MLCC is placed very close to VIN and PGND pins.
- VCC Decoupling: Place decoupling caps as close as possible to the controller VCC and VCCP pins. The filter resistor at VCC pin should be not higher than 2.2 Ω to prevent large voltage drop.

- *Switching Node:* SW node should be a copper pour, but compact because it is also a noise source.
- *Bootstrap:* The bootstrap cap and an optional resistor need to be very close and directly connected between BST and SW pins. No need to externally connect pin 10 to SW node because it has been internally connected to other SW pins.
- *Ground:* It would be good to have separated ground planes for PGND and GND and connect the two planes at one point. Directly connect GND pin to the exposed panda then connect to GND ground plane through vias.
- *Voltage Sense:* Use Kelvin sense pair and arrange a "quiet" path for the differential output voltage sense.
- *Current sense:* Careful layout for current sensing is critical for jitter minimization, accurate current limiting, and IOUT reporting. The temperature compensating thermistor should be placed as close as possible to the inductor. The wiring path should be kept as short as possible and well away from the switch node.
- *SVID Bus:* The Serial VID bus is a high-speed data bus and the bus routing should be done to limit noise coupling from the switching node. The signals should be routed with the Alert# line in between the SVID clock and SVID data lines. The SVID lines must be ground referenced and each line's width and spacing should be such that they have nominal 50  $\Omega$  impedance with the board stack-up.

# Thermal Layout Considerations

Good thermal layout helps high power dissipation from a small package with reduced temperature rise. Thermal layout guidelines are:

- The exposed pads must be well soldered on the board.
- A four or more layers PCB board with solid ground planes is preferred for better heat dissipation.
- More free vias are welcome to be around IC and underneath the exposed pads to connect the inner ground layers to reduce thermal impedance.
- Use large area copper pour to help thermal conduction and radiation.
- Do not put the inductor to be too close to the IC, thus the heat sources are distributed.

#### PACKAGE DIMENSIONS

#### QFN40 5x5, 0.4P CASE 485DY

# **ISSUE A**



0.15 0.25 5.00 BSC 3.70 BSC 1.75 BSC 2.10 1.25 0.65 0.75 0.57 REF 0.63 REF 5.00 BSC 3.75 3.85 1.85 BSC 2.05 1.50 1.60 0.89 REF 0.96 REF 0.40 BSC 0.45 0.15 0.55 0.30 R0.10 REF R0.30 REF R0.55 REF R0.75 REF

MAX.

1.00

#### Intel is a registered trademark of Intel Corporation in the U.S. and/or other countries.

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent\_Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor roducts, "typical" parameters which may be provided in ON Semiconductor dates the sets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products reading, explained applications, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associa

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative