

TPS61199

SLVSAN3 - DECEMBER 2010

# White LED Driver for LCD Monitors Backlighting

Check for Samples: TPS61199

### FEATURES

- 8V to 30V Input Voltage
- Integrated High-Power Boost Controller
- Adaptive Boost Output for LED Voltages
- Drive up to Eight LED Strings in Parallel
- Maximum 65mA for Each LED String
- 3% Current Matching Between Strings
- 5000:1 PWM Dimming Ratio at 200Hz
- MOSFET Over-current Protection
- Programmable LED Short Protection

- Adjustable LED Open Protection
- Thermal Shutdown Protection
- 20-pin SOP Package and TSSOP Package with PowerPAD™

### **APPLICATIONS**

- Monitor LCD Backlight
- LCD TV Backlight
- General LED Lighting

## DESCRIPTION

The TPS61199 provides highly integrated solutions for large size LCD backlighting. This device integrates a current-mode boost controller and eight current sinks for driving up to eight LED strings with multiple LEDs in series. Each string has an independent current regulator with current matching between strings reaching 3% regulation accuracy. The IC adjusts the boost controller's output voltage automatically to provide only the voltage required by the LED string with the largest forward voltage drop plus the minimum required voltage at that string's IFBx pin, thereby optimizing the driver's efficiency.

The TPS61199 provides PWM brightness dimming with an external PWM signal. The PWM signal's maximum frequency can be as high as 22kHz. Dimming ratios up to 5000:1 can be achieved with 200Hz PWM signal. The TPS61199 integrates over current protection for the switch FET, soft startup, LED short protection, LED open protection, and over temperature shutdown protection. The TPS61199 device is available in 20-pin SOP and HTSSOP package.



Figure 1. Typical Application of TPS61199

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

ÆΛ

#### SLVSAN3 -DECEMBER 2010

#### Table 1. PACKAGE INFORMATION<sup>(1)</sup>

| PACKAGE     | PART NUMBER <sup>(2)</sup> |
|-------------|----------------------------|
| SOP – 20    | TPS61199NS                 |
| HTSSOP – 20 | TPS61199PWP                |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document; or, see the TI Web site at www.ti.com.

(2) The SOP and HTSSOP package are available in tape and reel. Add R suffix (TPS61199PWPR / TPS61199NSR) to order quantities of 2000 parts per reel.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                      |                                       | VAL        | .UE            |         |
|--------------------------------------|---------------------------------------|------------|----------------|---------|
|                                      |                                       | MIN        | MAX            | UNIT    |
|                                      | Pin VIN <sup>(2)</sup>                | -0.3       | 30             |         |
|                                      | Pin IFB1 to IFB8 <sup>(2)</sup>       | -0.3       | 30             |         |
| Voltage Range                        | Pin EN and PWM <sup>(2)</sup>         | -0.3       | 20             | V       |
|                                      | Pin ISET, ISNS and OVP <sup>(2)</sup> | -0.3       | 3.3            |         |
|                                      | All other pins <sup>(2)</sup>         | -0.3       | 7              |         |
| HBM ESD rating                       |                                       |            | 2              | ΚV      |
| Continuous Power Dissipation         |                                       | See Therma | al Information | n Table |
| Operating Junction Temperature Range |                                       | -40        | +150           | °C      |
| Storage Temperat                     | ure Range                             | -65        | +150           | ۰C      |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal

### **RECOMMENDED OPERATING CONDITIONS<sup>(1)</sup>**

|                    |                                     | MIN | NOM | MAX | UNIT |
|--------------------|-------------------------------------|-----|-----|-----|------|
| L1                 | Inductor                            | 10  | 22  | 47  | μH   |
| C1                 | Input capacitor                     | 10  |     |     | μF   |
| C2                 | Output capacitor                    | 10  | 33  | 100 | μF   |
| f <sub>PWM</sub>   | PWM dimming frequency               | 0.1 |     | 22  | KHz  |
| t <sub>PWM</sub>   | Rising/falling edge of PWM signal   |     |     | 1   | µsec |
| f <sub>BOOST</sub> | Boost regulator switching frequency | 300 |     | 800 | kHz  |
| T <sub>A</sub>     | Operating ambient temperature       | -40 |     | 85  | °C   |

(1) Customers need to verify the component values in their application if the values are different from the recommended values.

#### THERMAL INFORMATION

|                    |                                              | TPS61199 | TPS61199 |       |
|--------------------|----------------------------------------------|----------|----------|-------|
|                    | THERMAL METRIC <sup>(1)</sup>                | NS       | PWP      | UNITS |
|                    |                                              | 20 PINS  | 20 PINS  |       |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance       | 69.4     | 46.9     |       |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance    | 36.4     | 48.2     |       |
| $\theta_{JB}$      | Junction-to-board thermal resistance         | 37.3     | 22.1     | 00444 |
| ΨJT                | Junction-to-top characterization parameter   | 11.0     | 3.4      | °C/W  |
| ΨJB                | Junction-to-board characterization parameter | 36.8     | 13.3     |       |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance | n/a      | 2.3      |       |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.



SLVSAN3 -DECEMBER 2010

### **ELECTRICAL CHARACTERISTICS**

V/INI = 12V/T $= -40^{\circ}$ C to  $+85^{\circ}$ C typical values are at T. =  $+25^{\circ}$ C (unless otherwise noted)

|                                    | PARAMETER                                                                          | TEST CONDITIONS                              | MIN   | TYP   | MAX   | UNIT |
|------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------|-------|-------|-------|------|
| SUPPLY CU                          | RRENT                                                                              |                                              |       |       |       |      |
| VIN                                | Input voltage range                                                                |                                              | 8     |       | 30    | V    |
| V <sub>UVLO_VIN</sub>              | Under voltage lockout threshold                                                    | VIN falling                                  |       | 6.5   | 7     | V    |
| V <sub>VIN_SYS</sub>               | VIN hysteresis                                                                     | VIN rising                                   |       | 300   |       | mV   |
| I <sub>q_VIN</sub>                 | Operating quiescent current into Vin                                               | EN=high; PWM = low;<br>no switching, VIN=30V |       |       | 1.5   | mA   |
| I <sub>SD</sub>                    | Shutdown current                                                                   |                                              |       |       | 10    | μA   |
| VDD                                | Internal regulation voltage                                                        | Output current of VDD = 15mA                 | 5.7   | 6.0   | 6.3   | V    |
| EN and PWM                         | И                                                                                  | •                                            |       |       |       |      |
| V <sub>H</sub>                     | Logic high threshold on EN,PWM,                                                    | VIN = 8V to 30V                              | 2.0   |       |       | V    |
| VL                                 | Logic Low threshold on EN,PWM,                                                     | VIN = 8V to 30V                              |       |       | 0.8   | V    |
| R <sub>PD</sub>                    | Pull down resistor on EN, PWM                                                      |                                              | 400   | 800   | 1600  | kΩ   |
| CURRENT R                          | EGULATION                                                                          |                                              | l.    |       |       |      |
| VISET                              | ISET pin voltage                                                                   |                                              | 1.204 | 1.229 | 1.253 | V    |
| KISET                              | Current multiple I <sub>IFB(AVG)</sub> /Iset                                       | I <sub>ISET</sub> = 30μA; IFB = 450mV        |       | 1990  |       |      |
| IFB                                | Current accuracy to I <sub>IFB(AVG)</sub>                                          | I <sub>ISET</sub> = 30μA; IFB = 450mV        | -2%   |       | 2%    |      |
| IFB <sub>(BR)</sub> <sup>(1)</sup> | Current matching                                                                   | I <sub>ISET</sub> = 30µA; IFB = 450mV        |       |       | 3%    |      |
| IFB <sub>leak</sub>                | IFB pin leakage current                                                            | IFB voltage = 30V; PWM = low                 | 10    | 25    | 45    | μA   |
| I <sub>IFB max</sub>               | Current sink max output current                                                    | IFB = 450mV                                  | 65    | 80    |       | mA   |
| OSCILLATO                          | R                                                                                  |                                              |       |       |       |      |
|                                    |                                                                                    | R = 100 kΩ                                   | 0.64  | 0.8   | 0.96  |      |
| F <sub>OSC</sub>                   | Switching frequency                                                                | R = 160 kΩ                                   | 0.4   | 0.5   | 0.6   | MHz  |
| V <sub>FSW</sub>                   | FSW pin reference voltage                                                          |                                              |       | 1.229 |       | V    |
| Duty <sub>max</sub>                | Maximum duty cycle                                                                 | FSW= 500 kHz                                 | 90%   | 94%   |       |      |
| t <sub>skip</sub>                  | Minimum pulse width for skip cycle mode                                            |                                              |       | 200   |       | ns   |
|                                    | ER and OVER CURRENT LIMIT                                                          | 1                                            |       |       |       |      |
| R <sub>GDRV(SRC)</sub>             | Gate driver impedance when sourcing                                                | $V_{GDRV} = 6V, I_{GDRV} = 20mA$             |       | 2     |       | Ω    |
| R <sub>GDRV(SNK)</sub>             | Gate driver impedance when sinking                                                 | $V_{GDRV} = 6V, I_{GDRV} = 20mA$             |       | 1.5   |       | Ω    |
| V <sub>ISNS</sub>                  | Switch current limit detection threshold                                           | VIN = 8V to 30V                              | 120   | 160   | 180   | mV   |
| PROTECTIO                          | N                                                                                  |                                              |       |       |       |      |
| V <sub>CLAMP</sub>                 | Output overvoltage threshold at OVP pin                                            |                                              |       | 2.95  |       | V    |
| FBP                                | LED short across protection bias current multiple $I_{\text{FBP}}/I_{\text{ISET}}$ | VFBP = 1V                                    | 0.23  | 0.25  | 0.27  |      |
| V <sub>OVP_IFB</sub>               | IFB overvoltage threshold                                                          |                                              | 26.5  |       | 29.5  | V    |
| THERMAL S                          |                                                                                    | •                                            |       |       | Į     |      |
| T <sub>shutdown</sub>              | Thermal shutdown threshold                                                         |                                              |       | 150   |       | °C   |

(1) Current matching =  $(I_{MAX} - I_{MIN})/I_{AVG}$ 



SLVSAN3 -DECEMBER 2010

www.ti.com

#### **DEVICE INFORMATION**



#### **PIN ASSIGNMENTS**

| P             | NIN                              |                                                                                                                                                                |  |  |  |  |
|---------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME          | NO.                              | DESCRIPTION                                                                                                                                                    |  |  |  |  |
| VDD           | 19                               | Internal regulator output pin. Connect a 2.2µF capacitor between this pin to GND.                                                                              |  |  |  |  |
| EN            | 5                                | Enable/disable Pin. High = IC is enabled; low = IC is disabled.                                                                                                |  |  |  |  |
| FSW           | 3                                | Boost switching frequency selection pin. Connect a resistor to set the frequency between 300kHz to 800 kHz                                                     |  |  |  |  |
| PWM           | 6                                | PWM dimming signal input pin. The frequency must be in the range of 100Hz to 22 kHz                                                                            |  |  |  |  |
| ISET          | 4                                | Full-scale LED current selection pin. Connect a resistor to program LED current for each string                                                                |  |  |  |  |
| IFB1 to IFB8  | 7, 8, 9, 10,<br>11<br>12, 13, 14 | Regulated current sink input pins.                                                                                                                             |  |  |  |  |
| GND           | 15                               | Ground pin                                                                                                                                                     |  |  |  |  |
| COMP          | 2                                | Loop compensation pin. Connect an RC network to make loop stable. See the relevant application information section.                                            |  |  |  |  |
| ISNS          | 16                               | External MOSFET current sense positive input pin.                                                                                                              |  |  |  |  |
| GDRV          | 17                               | External Switch MOSFET gate driver output pin.                                                                                                                 |  |  |  |  |
| OVP           | 20                               | Over voltage protection pin. See the relevant application information section                                                                                  |  |  |  |  |
| FBP           | 1                                | LED short-across protection threshold program pin. See the relevant application information section                                                            |  |  |  |  |
| VIN           | 18                               | Supply input pin. This pin can be tied to a voltage different from the power stage input.                                                                      |  |  |  |  |
| PowerPAD in 1 | FPS61199PWP                      | The PowerPAD pad must be soldered to the ground. If possible, use thermal vias to connect to top and internal ground plane layers for ideal power dissipation. |  |  |  |  |



SLVSAN3 -DECEMBER 2010

#### www.ti.com





#### SLVSAN3 -DECEMBER 2010

#### **TYPICAL CHARACTERISTICS**

| Figure 1 as test circuit, and L = CDRH127/HPNP- 220M, R6 = 41kΩ, unless otherwise noted |                                                        |           |  |  |  |  |
|-----------------------------------------------------------------------------------------|--------------------------------------------------------|-----------|--|--|--|--|
| DESCRIPTION                                                                             |                                                        | FIGURES   |  |  |  |  |
| Dimming efficiency                                                                      | Figure 2                                               |           |  |  |  |  |
| Dimming efficiency                                                                      | 13LEDs in series; 200Hz dimming frequency;             | Figure 3  |  |  |  |  |
| Dimming linearity                                                                       | 17LEDs in series; VIN = 12V;                           | Figure 4  |  |  |  |  |
| Dimming with short on time                                                              | 17LEDs in series; VIN = 12V;                           | Figure 5  |  |  |  |  |
| Current matching                                                                        | 17LEDs in series; VIN = 12V;                           | Figure 6  |  |  |  |  |
| Dimming waveform                                                                        | 17LEDs in series; VIN = 12V; 200Hz with 1% duty cycle  | Figure 7  |  |  |  |  |
| Dimming waveform                                                                        | 17LEDs in series; VIN = 12V; 22kHz with 5% duty cycle  | Figure 8  |  |  |  |  |
| Startup waveform                                                                        | 17LEDs in series; VIN = 12V; 200Hz with 50% duty cycle | Figure 9  |  |  |  |  |
| Shutdown waveform                                                                       | 17LEDs in series; VIN = 12V; 200Hz with 50% duty cycle | Figure 10 |  |  |  |  |



Figure 2. Dimming Efficiency



Figure 3. Dimming Efficiency

www.ti.com

NSTRUMENTS

**FEXAS** 









t - Time - 40 ms/div Figure 10. Shutdown Waveform



#### DETAILED DESCRIPTION

See the functional block diagram and Figure 1 for each section.

#### Supply Voltage

The TPS61199 has a built-in linear regulator to supply the IC analog and logic circuitry. The VDD pin, output of the regulator, must be connected to a  $2.2\mu$ F bypass capacitor. VDD only has a current sourcing capability of 15mA. VDD voltage is ready after the EN pin is pulled high.

#### **Boost Controller**

A boost controller is shown at the top of the functional block diagram. The TPS61199 regulates the output voltage with current mode PWM (pulse width modulation) control. The control circuitry turns on an external switch FET at the beginning of each switching cycle. The input voltage is applied across the inductor and stores the energy as the inductor current ramps up. During this portion of the switching cycle, the load current is provided by the output capacitor. When the inductor current rises to the threshold set by the *Error Amplifier* (EA) output, the switch FET is turned off and the external Schottky diode is forward biased. The inductor transfers stored energy to replenish the output capacitor and supply the load current. This operation repeats each switching cycle. The switching frequency is programmed by the external resistor.

A ramp signal from the oscillator is added to the current ramp to provide slope compensation, shown in the *Oscillator and Slope Compensation* block. The duty cycle of the converter is then determined by the *PWM Logic* block which compares the EA output and the slope compensated current ramp. The feedback loop regulates the OVP pin to a reference voltage generated by the minimum voltage across the IFB pins. The output of the EA is connected to the COMP pin. An external RC compensation network must be connected to the COMP pin to optimize the feedback loop for stability and transient response.

The IC consistently adjusts the boost output voltage to account for any changes in LED forward voltages. In the event that the boost controller is not able to regulate the output voltage due to the minimum pulse width ( $t_{skip}$ , in the *Electrical Characterization* table), the IC enters pulse skip mode. In this mode, the device keeps the power switch off for several switching cycles to prevent the output voltage from rising above the regulated voltage. This operation typically occurs in light load condition or when the input voltage is higher than the output voltage.

#### Switching Frequency

The TPS61199 switching frequency can be programmed between 300kHz to 800kHz by a external resistor (R7, in Figure 1). Table 2 shows the recommended values for the resistance.

| R7     | F <sub>sw</sub> |
|--------|-----------------|
| 100 kΩ | 800 kHz         |
| 160 kΩ | 500 kHz         |

#### Table 2. Recommended Value for Resistance

#### **Enable And Under Voltage Lockout**

The TPS61199 is enabled with the soft-start when the EN pin voltage is higher than 2.0 V; A voltage of less than 0.8 V disables the IC.

An under voltage lockout protection feature is provided. When the voltage at VIN pin is less than 7 V, the IC is switched off. The IC resumes the operation once the voltage at VIN pin recovers adjusted for hysteresis ( $V_{VIN\_SYS}$ , in the *Electrical Characterization* table)

#### Startup

The TPS61199 has integrated soft-start circuitry to avoid any inrush current during startup. During the startup period, the output voltage rises step-by-step from the minimum voltage of LED string in 100 mV increments, shown in Figure 9. The soft-start time depends on the load and the output capacitor.

Copyright © 2010, Texas Instruments Incorporated

SLVSAN3 - DECEMBER 2010

### Unused LED String

Texas Instruments

If the application requires less than eight LED strings, the TPS61199 simply requires shorting the unused IFB pin to ground. The IC detects the voltage less than 0.3 V and immediately disables the string during startup. Refer to Figure 12.

#### Program LED Full-Scale Current

The eight current sink regulators embedded in the TPS61199 can be configured to provide up to a maximum of 65mA per string. The current must be programmed to the expected full-scale LED current by the ISET pin resistor, (R6, in Figure 1) using Equation 1.

$$I_{LED} = \frac{V_{ISET}}{R6} \times K_{ISET}$$

(1)

Where:

 $K_{ISET}$  = Current multiple (1990 TYP, in the *Electrical Characterization* table)  $V_{ISET}$  = ISET pin voltage (1.229V TYP, in the *Electrical Characterization* table)

#### PWM Dimming

LED brightness dimming is set by applying an external PWM signal of 100Hz to 22kHz to the PWM pin. Varying the PWM duty cycle from 0% to 100% adjusts the LED from minimum to maximum brightness respectively. The minimum on time of the LED string is 1 µsec; thus the TPS61199 has a dimming ratio of 5000:1 at 200Hz. Refer to Figure 5 for dimming ratio in other dimming frequency.

When the PWM voltage is pulled low, the IC will turn off the LED strings and keep the boost converter output at the same level as when PWM is high. Thus, the TPS61199 limit the output ripple due to the load transient that occurs during PWM dimming.

#### Drive High Current LED

For applications requiring LEDs rated for more than 65mA, it is acceptable to tie two or more IFB pins together as shown in Figure 13.

#### Protection

1. Switch current limit protection using the ISNS pin

The TPS61199 monitors the inductor current through the voltage across a sense resistor (R1 in Figure 1) in order to provide current limit protection. During the switch FET on period, when the voltage at ISNS pin rises above 160 mV (VISNS in the *Electrical Characterization* table), the IC turns off the FET immediately and does not turn it back on until the next switch cycle. The switch current limit is equal to 160mV / R1.

2. LED open protection

When one of the LED strings is open, the boost output rises to the clamp threshold voltage (see the Output over-voltage protection using the OVP pin section). The IC detects the open string by sensing no current on the corresponding IFB pin. As a result, the IC deactivates the open IFB pin and removes it from the voltage feedback loop. Afterwards, the output voltage returns to the voltage required for the connected WLED strings. The IFB pin currents of the connected strings remain in regulation during this process.

If all the LED strings are open, the IC repeatedly attempts to restart until the fault is cleared.

3. LED short-across protection using the FBP pin

If one or several LEDs short in one string, the corresponding IFB pin voltage rises but continues to sink the LED current, causing increased IC power dissipation. To protect the IC, the TPS61199 provides a programmable LED short-across protection feature with threshold voltage that can be programmed by properly sizing the resistor on the FBP pin (See R5 in Figure 1) using the following equation.

$$V_{\text{LED\_short}} = \frac{R5}{R6} \times 1.229V$$

(2)



(3)

If any IFB pin voltage exceeds the threshold ( $V_{LED\_short}$ ), the IC turns off the corresponding current sink and removes this IFB pin from the output voltage regulation loop. Current regulation of the remaining IFB pins is not affected.

If the voltage on all the IFB pins exceed the threshold, the IC repeatedly attempts to restart until the fault is cleared.

4. Output over-voltage protection using the OVP pin:

Use a resistor divider to program the clamp threshold voltage as follows:

(a) Compute the maximum output voltage by multiplying the maximum forward voltage (V<sub>FWD(MAX)</sub>) and number (n) of series LEDs. Add 1V to account for regulation and resistor tolerances and load transients.

$$V_{OUTMAX} = V_{FLED MAX} \times Number + 1V$$

(b) The recommended bottom feedback resistor (R3, in the ) at 10k. Calculate the top resistor (R2, in the Figure 1) using the following equation

$$R2 = \left(\frac{V_{OUTMAX} + 1V}{2.95V} - 1\right) \times R3$$
(4)

When the IC detects that the OVP pin exceeds 2.95V, indicating that the output voltage has exceeded the clamp threshold voltage, the IC clamps the output voltage to the set threshold.

When the OVP pin voltage is higher than 3.0V, indicating that the output is higher than the clamp threshold voltage due to transients or high voltage noise spike coupling from external circuits, the IC shuts down the boost controller until the output drops below the clamp threshold voltage.

5. Output short to ground protection

When the inductor peak current reaches twice the switch current limit in each switch cycle, the IC immediately disables the boost controller until the fault is cleared. This protects the IC and external components from damage if the output is shorted to ground.

6. Thermal Protection

When the IC junction temperature is over 150°C, the thermal protection circuit is triggered and shuts down the device immediately. The device automatically restarts when the junction temperature falls back to less than 150°C, with approximate 15°C hysteresis.

SLVSAN3 -DECEMBER 2010

### **APPLICATION INFORMATION**

#### **Inductor Selection**

The TPS61199 is designed to work with inductor values between  $10\mu$ H to  $47\mu$ H. Running the controller at higher switching frequencies allows the use of smaller and/or lower profile inductors in the  $10\mu$ H range. Running the controller at slower switching frequencies requires the use of larger inductors, near  $47\mu$ H, to maintain the same inductor current ripple but may improve overall inefficiency due to smaller switching losses. Inductor values can have  $\pm 20\%$  tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20% to 35% from the 0A value depending on how the inductor vendor defines saturation. In a boost regulator, the inductor peak current can be calculated with Equation 5 and Equation 6.

$$I_{L_{\text{Peak}}} = \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{V_{\text{IN}} \times \eta} + \frac{I_{\text{PP}}}{2}$$

$$\Delta I_{L} = \frac{1}{L \times \left(\frac{1}{V_{\text{OUT}} - V_{\text{IN}}} + \frac{1}{V_{\text{IN}}}\right) \times F_{\text{SW}}}$$
(5)

Where:

 $V_{OUT}$  = output voltage

I<sub>OUT</sub> = total LED current

V<sub>IN</sub> = input voltage

 $\eta$  = power conversion efficiency, use 85% for TPS61199 applications

L = inductor value

 $F_{SW}$  = switching frequency

Select an inductor with a saturation current over the calculated peak current. To calculate the worst case inductor peak current, use the minimum input voltage, maximum output voltage, and maximum total LED current. Select an inductor with a saturation current at least 30% higher the calculated peak current to account for load transients when dimming. Table 2 lists the recommended inductors

| Table 3. | Recommended | Value for | Inductor |
|----------|-------------|-----------|----------|
|          |             |           |          |

|                   | L(µH) | DCR (mΩ) | I <sub>SAT</sub> (A) | SIZE (LxWxH mm)   | MFR.   |
|-------------------|-------|----------|----------------------|-------------------|--------|
| CDRH127/HPNP-220M | 22    | 48.8     | 5.6                  | 12.5 x 12.5 x 8.0 | Sumida |
| SLF12575T- 220M   | 22    | 26.3     | 4                    | 12.5 x 12.5 x 7.5 | TDK    |
| #B953AS-220M      | 22    | 46       | 3.6                  | 12.8 x 12.8 x 6.8 | токо   |

#### **Schottky Diode**

The TPS61199 demands a high-speed rectification for optimum efficiency. Ensure theat the diode's average and peak current rating exceed the output LED current and inductor peak current. In addition, the diode's reverse breakdown voltage must exceed the application output voltage. Therefore, the VISHAY SS5P9 is recommended.

#### Switch MOSFET And Gate Driver Resistor

The TPS61199 demands a power N-MOSFET (See Q1 in Figure 1) as a switch. The voltage and current rating of the MOSFET must be higher than the application output voltage and the inductor peak current. The applications benefits from the addition of a resistor (See R8 in Figure 1) connected between the GDRV pin and the gate of the switching MOSFET. With this resistor, the load regulation between LED dimming on and off period and EMI are improved. A  $3-\Omega$  resistor value is recommended. The TPS61199 exhibits lower efficiency when the resistor value is above  $3\Omega$ .

#### **Current Sense Filtering**

A small filter placed on the ISNS pin improves performance of the converter (See R9 and C6 in Figure 1). The time constant of this filter should be approximately 100ns. The range of R9 should be from about  $100\Omega$  to  $1k\Omega$  for best results. The C6 should be located as close as possible to the ISNS pin to provide noise immunity.

**EXAS** 

www.ti.com



The output capacitor is mainly selected to meet the requirements for output ripple and loop stability of the whole system. This ripple voltage is related to the capacitance of the capacitor and its equivalent series resistance (ESR). Assuming a capacitor with zero ESR, the minimum capacitance needed for a given ripple can be calculated by:

$$V_{\text{ripple}_{\text{C}}} = \frac{D_{\text{MAX}} \times I_{\text{OUT}}}{F_{\text{SW}} \times C_{\text{OUT}}}$$

Where  $V_{ripplec}$  is the peak to peak output ripple, and  $D_{MAX}$  is the duty cycle of the boost converter.  $D_{MAX}$  is equal to approximately  $(V_{OUT\_MAX} - V_{IN\_MIN}) / V_{OUT\_MAX}$  in applications.

Care must be taken when evaluating a capacitor's derating under dc bias. The DC bias can also significantly reduce capacitance. Ceramic capacitors can loss as much as 50% of its capacitance at its rated voltage. Therefore, leave the margin on the voltage rating to ensure adequate capacitance in the recommendation table.

The ESR impact on the output ripple must be considered as well if tantalum or electrolytic capacitors are used. Assuming there is enough capacitance such that the ripple due to the capacitance can be ignored, the ESR needed to limit the Vripple is:

$$V_{ripple_{ESP}} = I_{L_{Peak}} \times ESR$$

(8)

(7)

Ripple current flowing through a capacitor's ESR causes power dissipation in the capacitor. This power dissipation causes a temperature increase internal to the capacitor. Excessive temperature can seriously shorten the expected life of a capacitor. Capacitors have ripple current ratings that are dependent on ambient temperature and should not be exceeded. Therefore, three electrolytic capacitors (UPW2A330MPD6, Nichicon) in parallel reduces the total ESR, shown as Figure 1.

In typical application, The output requires a capacitor in the range of  $10\mu$ F to  $100\mu$ F. The output capacitor affects the small signal control loop stability of the boost converter. If the output capacitor is below the range, the boost regulator may potentially become unstable.

#### Loop Consideration

The COMP pin on the TPS61199 is used for external compensation, allowing the loop response to be optimized for each application. The COMP pin is the output of the internal transconductance amplifier. The external resistor R4, along with ceramic capacitors C4 and C5, are connected to the COMP pin to provide poles and zero. The poles and zero, along with the inherent pole and zero in a peak current mode control boost converter, determine the closed loop frequency response. This is important to converter stability and transient response. For most of the applications, the recommended value of  $10k\Omega$  for R4, 100nF for C4 and 470pF for C5 are sufficient. For applications with different components or requirements, please refer to application note SLVA452 "Compensating the Current Mode Boost Converter" for guidance on selecting different components.

#### Layout Consideration

As for all switching power supplies, especially those providing high current and using high switching frequencies, layout is an important design step. If layout is not carefully done, the regulator could show instability as well as EMI problems. Therefore, use wide and short traces for high current paths. The VDD capacitor, C3 (see in Figure 1) is the filter and noise decoupling capacitor for the internal linear regulator powering the internal digital circuits. It should be placed as close as possible between the VDD and GND pins to prevent any noise insertion to digital circuits. The switch node at the drain of Q1 carries high current with fast rising and falling edges. Therefore, the connection between this node to the inductor and the schottky diode should be kept as short and wide as possible. It is also beneficial to have the ground of the output capacitor C2 close to the GND pin since there is large ground return current flowing between them. When laying out signal grounds, it is recommended to use short traces separate from power ground traces and connect them together at a single point, for example on the thermal pad in the PWP package. Resistors R5, R6, and R7 in the Typical Application Circuits are LED short protection threshold current setting and switching frequency programming resistors. To avoid unexpected noise coupling into the pins and affecting the accuracy, these resistors need to be close to the pins with short and wide traces to GND. In PWP package, The thermal pad needs to be soldered on to the PCB and connected to the GND pin of the IC. Additional thermal via can significantly improve power dissipation of the IC.

Copyright © 2010, Texas Instruments Incorporated





Figure 11. Recommended PCB Layout



# **TPS61199**

SLVSAN3 -DECEMBER 2010



#### Figure 12. Six LED Strings Application

Copyright © 2010, Texas Instruments Incorporated

SLVSAN3 -DECEMBER 2010



www.ti.com



Figure 13. Four LED Strings with 130mA Current Application



www.ti.com

SLVSAN3 - DECEMBER 2010



Figure 14. 112-LED Driver Application with Ceramic Output Capacitor



#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| TPS61199NSR      | ACTIVE                | SO           | NS                 | 20   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | Purchase Samples            |
| TPS61199PWP      | ACTIVE                | HTSSOP       | PWP                | 20   | 90          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Purchase Samples            |
| TPS61199PWPR     | ACTIVE                | HTSSOP       | PWP                | 20   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Purchase Samples            |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com

Texas Instruments

### **TAPE AND REEL INFORMATION**





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| ſ | *All dimensions are nominal |         |         |      |     | - |
|---|-----------------------------|---------|---------|------|-----|---|
|   | Device                      | Package | Package | Pins | SPQ |   |

| Device      | •  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|----|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS61199NSR | SO | NS                 | 20 | 2000 | 330.0                    | 24.4                     | 8.2        | 13.0       | 2.5        | 12.0       | 24.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

24-Dec-2010



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS61199NSR | SO           | NS              | 20   | 2000 | 346.0       | 346.0      | 41.0        |



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSD-G20)

# PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NDTE: A. All linear dimensions are in millimeters

B. Exposed tie strap features may not be present.





NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.

F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.

PowerPAD is a trademark of Texas Instruments.



### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                  |                                   |
|-----------------------------|------------------------|-------------------------------|-----------------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio                         | www.ti.com/audio                  |
| Data Converters             | dataconverter.ti.com   | Automotive                    | www.ti.com/automotive             |
| DLP® Products               | www.dlp.com            | Communications and<br>Telecom | www.ti.com/communications         |
| DSP                         | dsp.ti.com             | Computers and<br>Peripherals  | www.ti.com/computers              |
| Clocks and Timers           | www.ti.com/clocks      | Consumer Electronics          | www.ti.com/consumer-apps          |
| Interface                   | interface.ti.com       | Energy                        | www.ti.com/energy                 |
| Logic                       | logic.ti.com           | Industrial                    | www.ti.com/industrial             |
| Power Mgmt                  | power.ti.com           | Medical                       | www.ti.com/medical                |
| Microcontrollers            | microcontroller.ti.com | Security                      | www.ti.com/security               |
| RFID                        | www.ti-rfid.com        | Space, Avionics & Defense     | www.ti.com/space-avionics-defense |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video and Imaging             | www.ti.com/video                  |
|                             |                        | Wireless                      | www.ti.com/wireless-apps          |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2010, Texas Instruments Incorporated